Searched +full:clock +full:- +full:lanes (Results  1 – 25 of 497) sorted by relevance
12345678910>>...20
| /Linux-v5.15/Documentation/devicetree/bindings/media/ | 
| D | qcom,msm8996-camss.yaml | 1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 4 --- 5 $id: "http://devicetree.org/schemas/media/qcom,msm8996-camss.yaml#" 6 $schema: "http://devicetree.org/meta-schemas/core.yaml#" 11   - Robert Foss <robert.foss@linaro.org> 12   - Todor Tomov <todor.too@gmail.com> 19     const: qcom,msm8996-camss 25   clock-names: 27       - const: top_ahb 28       - const: ispif_ahb [all …] 
 | 
| D | qcom,sdm845-camss.yaml | 1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 4 --- 5 $id: "http://devicetree.org/schemas/media/qcom,sdm845-camss.yaml#" 6 $schema: "http://devicetree.org/meta-schemas/core.yaml#" 11   - Robert Foss <robert.foss@linaro.org> 18     const: qcom,sdm845-camss 24   clock-names: 26       - const: camnoc_axi 27       - const: cpas_ahb 28       - const: cphy_rx_src [all …] 
 | 
| D | qcom,sdm660-camss.yaml | 1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 4 --- 5 $id: "http://devicetree.org/schemas/media/qcom,sdm660-camss.yaml#" 6 $schema: "http://devicetree.org/meta-schemas/core.yaml#" 11   - Robert Foss <robert.foss@linaro.org> 12   - AngeloGioacchino Del Regno <angelogioacchino.delregno@somainline.org> 19     const: qcom,sdm660-camss 25   clock-names: 27       - const: ahb 28       - const: cphy_csid0 [all …] 
 | 
| D | ti,cal.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 10   - Benoit Parrot <bparrot@ti.com> 12 description: |- 15   processing capability to connect CSI2 image-sensor modules to the 24       - ti,dra72-cal 26       - ti,dra72-pre-es2-cal 28       - ti,dra76-cal 30       - ti,am654-cal [all …] 
 | 
| D | qcom,msm8916-camss.yaml | 1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 4 --- 5 $id: "http://devicetree.org/schemas/media/qcom,msm8916-camss.yaml#" 6 $schema: "http://devicetree.org/meta-schemas/core.yaml#" 11   - Robert Foss <robert.foss@linaro.org> 12   - Todor Tomov <todor.too@gmail.com> 19     const: qcom,msm8916-camss 25   clock-names: 27       - const: top_ahb 28       - const: ispif_ahb [all …] 
 | 
| D | video-interfaces.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/media/video-interfaces.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 10   - Sakari Ailus <sakari.ailus@linux.intel.com> 11   - Laurent Pinchart <laurent.pinchart@ideasonboard.com> 29           #address-cells = <1>; 30           #size-cells = <0>; 45   a common scheme using '#address-cells', '#size-cells' and 'reg' properties is 49   specify #address-cells, #size-cells properties independently for the 'port' [all …] 
 | 
| D | samsung-mipi-csis.txt | 1 Samsung S5P/Exynos SoC series MIPI CSI-2 receiver (MIPI CSIS) 2 ------------------------------------------------------------- 6 - compatible	  : "samsung,s5pv210-csis" for S5PV210 (S5PC110), 7 		    "samsung,exynos4210-csis" for Exynos4210 (S5PC210), 8 		    "samsung,exynos4212-csis" for Exynos4212/Exynos4412, 9 		    "samsung,exynos5250-csis" for Exynos5250; 10 - reg		  : offset and length of the register set for the device; 11 - interrupts      : should contain MIPI CSIS interrupt; the format of the 13 - bus-width	  : maximum number of data lanes supported (SoC specific); 14 - vddio-supply    : MIPI CSIS I/O and PLL voltage supply (e.g. 1.8V); [all …] 
 | 
| D | rockchip-isp1.yaml | 1 # SPDX-License-Identifier: (GPL-2.0+ OR MIT) 3 --- 4 $id: http://devicetree.org/schemas/media/rockchip-isp1.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 10   - Helen Koike <helen.koike@collabora.com> 18     const: rockchip,rk3399-cif-isp 30       - description: ISP clock 31       - description: ISP AXI clock 32       - description: ISP AHB clock 34       - description: ISP Pixel clock [all …] 
 | 
| D | nxp,imx7-mipi-csi2.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/media/nxp,imx7-mipi-csi2.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: NXP i.MX7 and i.MX8 MIPI CSI-2 receiver 10   - Rui Miguel Silva <rmfrfs@gmail.com> 11   - Laurent Pinchart <laurent.pinchart@ideasonboard.com> 13 description: |- 14   The NXP i.MX7 and i.MX8 families contain SoCs that include a MIPI CSI-2 19   While the CSI-2 receiver is separate from the MIPI D-PHY IP core, the PHY is [all …] 
 | 
| D | renesas,csi2.yaml | 1 # SPDX-License-Identifier: GPL-2.0-only 4 --- 6 $schema: http://devicetree.org/meta-schemas/core.yaml# 8 title: Renesas R-Car MIPI CSI-2 receiver 11   - Niklas Söderlund <niklas.soderlund@ragnatech.se> 14   The R-Car CSI-2 receiver device provides MIPI CSI-2 capabilities for the 15   Renesas R-Car and RZ/G2 family of devices. It is used in conjunction with the 16   R-Car VIN module, which provides the video capture capabilities. 21       - enum: 22           - renesas,r8a774a1-csi2 # RZ/G2M [all …] 
 | 
| /Linux-v5.15/arch/arm64/boot/dts/renesas/ | 
| D | hihope-rzg2-ex-aistarvision-mipi-adapter-2.1.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 10 #include "aistarvision-mipi-adapter-2.1.dtsi" 18 				clock-lanes = <0>; 19 				data-lanes = <1 2>; 20 				remote-endpoint = <&ov5645_ep>; 32 				clock-lanes = <0>; 33 				data-lanes = <1 2>; 34 				remote-endpoint = <&imx219_ep>; 41 	pinctrl-0 = <&i2c3_pins>; 42 	pinctrl-names = "default"; [all …] 
 | 
| D | r8a774c0-ek874-mipi-2.1.dts | 1 // SPDX-License-Identifier: GPL-2.0 4  * connected with aistarvision-mipi-v2-adapter board 9 /dts-v1/; 10 #include "r8a774c0-ek874.dts" 13 #include "aistarvision-mipi-adapter-2.1.dtsi" 16 …model = "Silicon Linux RZ/G2E evaluation kit EK874 (CAT874 + CAT875) with aistarvision-mipi-v2-ada… 17 	compatible = "si-linux,cat875", "si-linux,cat874", "renesas,r8a774c0"; 38 				clock-lanes = <0>; 39 				data-lanes = <1 2>; 40 				remote-endpoint = <&ov5645_ep>; [all …] 
 | 
| /Linux-v5.15/Documentation/devicetree/bindings/phy/ | 
| D | phy-cadence-torrent.yaml | 1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 3 --- 4 $id: "http://devicetree.org/schemas/phy/phy-cadence-torrent.yaml#" 5 $schema: "http://devicetree.org/meta-schemas/core.yaml#" 16   - Swapnil Jakhade <sjakhade@cadence.com> 17   - Yuti Amonkar <yamonkar@cadence.com> 22       - cdns,torrent-phy 23       - ti,j721e-serdes-10g 25   '#address-cells': 28   '#size-cells': [all …] 
 | 
| D | nvidia,tegra124-xusb-padctl.txt | 4 The Tegra XUSB pad controller manages a set of I/O lanes (with differential 7 documentation. Each such "pad" may control either one or multiple lanes, 8 and thus contains any logic common to all its lanes. Each lane can be 11 Some of the lanes are high-speed lanes, which can be used for PCIe, SATA or 12 super-speed USB. Other lanes are for various types of low-speed, full-speed 13 or high-speed USB (such as UTMI, ULPI and HSIC). The XUSB pad controller 14 contains a software-configurable mux that sits between the I/O controller 15 ports (e.g. PCIe) and the lanes. 17 In addition to per-lane configuration, USB 3.0 ports may require additional 18 settings on a per-board basis. [all …] 
 | 
| D | phy-cadence-sierra.yaml | 1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 3 --- 4 $id: "http://devicetree.org/schemas/phy/phy-cadence-sierra.yaml#" 5 $schema: "http://devicetree.org/meta-schemas/core.yaml#" 14   - Swapnil Jakhade <sjakhade@cadence.com> 15   - Yuti Amonkar <yamonkar@cadence.com> 20       - cdns,sierra-phy-t0 21       - ti,sierra-phy-t0 23   '#address-cells': 26   '#size-cells': [all …] 
 | 
| /Linux-v5.15/Documentation/devicetree/bindings/media/xilinx/ | 
| D | xlnx,csi2rxss.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Xilinx MIPI CSI-2 Receiver Subsystem 10   - Vishal Sagar <vishal.sagar@xilinx.com> 13   The Xilinx MIPI CSI-2 Receiver Subsystem is used to capture MIPI CSI-2 16   The subsystem consists of a MIPI D-PHY in slave mode which captures the 17   data packets. This is passed along the MIPI CSI-2 Rx IP which extracts the 20   For more details, please refer to PG232 Xilinx MIPI CSI-2 Receiver Subsystem. 21   Please note that this bindings includes only the MIPI CSI-2 Rx controller [all …] 
 | 
| /Linux-v5.15/Documentation/devicetree/bindings/media/i2c/ | 
| D | tc358743.txt | 1 * Toshiba TC358743 HDMI-RX to MIPI CSI2-TX Bridge 3 The Toshiba TC358743 HDMI-RX to MIPI CSI2-TX (H2C) is a bridge that converts 4 a HDMI stream to MIPI CSI-2 TX. It is programmable through I2C. 8 - compatible: value should be "toshiba,tc358743" 9 - clocks, clock-names: should contain a phandle link to the reference clock 10 		       source, the clock input is named "refclk". 14 - reset-gpios: gpio phandle GPIO connected to the reset pin 15 - interrupts: GPIO connected to the interrupt pin 16 - data-lanes: should be <1 2 3 4> for four-lane operation, 17 	      or <1 2> for two-lane operation [all …] 
 | 
| D | ov5640.txt | 1 * Omnivision OV5640 MIPI CSI-2 / parallel sensor 4 - compatible: should be "ovti,ov5640" 5 - clocks: reference to the xclk input clock. 6 - clock-names: should be "xclk". 7 - DOVDD-supply: Digital I/O voltage supply, 1.8 volts 8 - AVDD-supply: Analog voltage supply, 2.8 volts 9 - DVDD-supply: Digital core voltage supply, 1.5 volts 12 - reset-gpios: reference to the GPIO connected to the reset pin, if any. 14 - powerdown-gpios: reference to the GPIO connected to the powerdown pin, 16 - rotation: as defined in [all …] 
 | 
| D | imx258.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 10   - Krzysztof Kozlowski <krzk@kernel.org> 12 description: |- 13   IMX258 is a diagonal 5.867mm (Type 1/3.06) 13 Mega-pixel CMOS active pixel 16   CSI-2. 22   assigned-clocks: true 23   assigned-clock-parents: true 24   assigned-clock-rates: true [all …] 
 | 
| D | sony,imx214.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Sony 1/3.06-Inch 13.13MP CMOS Digital Image Sensor 10   - Ricardo Ribalda <ribalda@kernel.org> 13   The Sony IMX214 is a 1/3.06-inch CMOS active pixel digital image sensor with 15   interface. Image data is sent through MIPI CSI-2, through 2 or 4 lanes at a 19   - $ref: ../video-interface-devices.yaml# 27       - 0x10 28       - 0x1a [all …] 
 | 
| /Linux-v5.15/drivers/media/i2c/ | 
| D | ccs-pll.h | 1 /* SPDX-License-Identifier: GPL-2.0-only */ 3  * drivers/media/i2c/ccs-pll.h 17 /* CSI-2 or CCP-2 */ 22 /* op pix clock is for all lanes in total normally */ 37  * struct ccs_pll_branch_fr - CCS PLL configuration (front) 39  * A single branch front-end of the CCS PLL tree. 41  * @pre_pll_clk_div: Pre-PLL clock divisor 43  * @pll_ip_clk_freq_hz: PLL input clock frequency 44  * @pll_op_clk_freq_hz: PLL output clock frequency 54  * struct ccs_pll_branch_bk - CCS PLL configuration (back) [all …] 
 | 
| /Linux-v5.15/drivers/gpu/drm/tegra/ | 
| D | dp.c | 1 // SPDX-License-Identifier: MIT 3  * Copyright (C) 2013-2019 NVIDIA Corporation 17 	caps->enhanced_framing = false;  in drm_dp_link_caps_reset() 18 	caps->tps3_supported = false;  in drm_dp_link_caps_reset() 19 	caps->fast_training = false;  in drm_dp_link_caps_reset() 20 	caps->channel_coding = false;  in drm_dp_link_caps_reset() 21 	caps->alternate_scrambler_reset = false;  in drm_dp_link_caps_reset() 27 	dest->enhanced_framing = src->enhanced_framing;  in drm_dp_link_caps_copy() 28 	dest->tps3_supported = src->tps3_supported;  in drm_dp_link_caps_copy() 29 	dest->fast_training = src->fast_training;  in drm_dp_link_caps_copy() [all …] 
 | 
| /Linux-v5.15/Documentation/devicetree/bindings/display/ti/ | 
| D | ti,omap5-dss.txt | 4 See Documentation/devicetree/bindings/display/ti/ti,omap-dss.txt for generic 8 -------- 11 - compatible: "ti,omap5-dss" 12 - reg: address and length of the register space 13 - ti,hwmods: "dss_core" 14 - clocks: handle to fclk 15 - clock-names: "fck" 18 - DISPC 21 - DSS Submodules: RFBI, DSI, HDMI 22 - Video port for DPI output [all …] 
 | 
| D | ti,omap4-dss.txt | 4 See Documentation/devicetree/bindings/display/ti/ti,omap-dss.txt for generic 8 -------- 11 - compatible: "ti,omap4-dss" 12 - reg: address and length of the register space 13 - ti,hwmods: "dss_core" 14 - clocks: handle to fclk 15 - clock-names: "fck" 18 - DISPC 21 - DSS Submodules: RFBI, VENC, DSI, HDMI 22 - Video port for DPI output [all …] 
 | 
| /Linux-v5.15/Documentation/devicetree/bindings/pci/ | 
| D | nvidia,tegra20-pcie.txt | 4 - compatible: Must be: 5   - "nvidia,tegra20-pcie": for Tegra20 6   - "nvidia,tegra30-pcie": for Tegra30 7   - "nvidia,tegra124-pcie": for Tegra124 and Tegra132 8   - "nvidia,tegra210-pcie": for Tegra210 9   - "nvidia,tegra186-pcie": for Tegra186 10 - power-domains: To ungate power partition by BPMP powergate driver. Must 13 - device_type: Must be "pci" 14 - reg: A list of physical base address and length for each set of controller 15   registers. Must contain an entry for each entry in the reg-names property. [all …] 
 | 
        12345678910>>...20