| /Linux-v5.4/fs/jffs2/ | 
| D | xattr.c | 32  * is_xattr_datum_unchecked(c, xd) 34  *   unchecked, it returns 0. 35  * unload_xattr_datum(c, xd) 41  * do_verify_xattr_datum(c, xd) 45  *   0 will be returned, if success. An negative return value means recoverable error, and 48  * do_load_xattr_datum(c, xd) 51  * load_xattr_datum(c, xd) 53  *   If xd need to call do_verify_xattr_datum() at first, it's called before calling 55  * save_xattr_datum(c, xd) 56  *   is used to write xdatum to medium. xd->version will be incremented. [all …] 
 | 
| D | malloc.c | 38 					    0, 0, NULL);  in jffs2_create_slab_caches() 44 					    0, SLAB_HWCACHE_ALIGN, NULL);  in jffs2_create_slab_caches() 50 					   0, SLAB_HWCACHE_ALIGN, NULL);  in jffs2_create_slab_caches() 56 						0, 0, NULL);  in jffs2_create_slab_caches() 62 					      0, 0, NULL);  in jffs2_create_slab_caches() 68 					   0, 0, NULL);  in jffs2_create_slab_caches() 74 					     0, 0, NULL);  in jffs2_create_slab_caches() 81 					     0, 0, NULL);  in jffs2_create_slab_caches() 87 					   0, 0, NULL);  in jffs2_create_slab_caches() 92 	return 0;  in jffs2_create_slab_caches() [all …] 
 | 
| /Linux-v5.4/drivers/thunderbolt/ | 
| D | xdomain.c | 45 	UUID_INIT(0xb638d70e, 0x42ff, 0x40bb, 46 		  0x97, 0xc2, 0x90, 0xe2, 0xc0, 0xb2, 0xff, 0x07); 85 	req->result.err = 0;  in tb_xdomain_copy() 114  * @xd: XDomain to send the message 122  * Return: %0 in case of success and negative errno in case of failure 124 int tb_xdomain_response(struct tb_xdomain *xd, const void *response,  in tb_xdomain_response()  argument 127 	return __tb_xdomain_response(xd->tb->ctl, response, size, type);  in tb_xdomain_response() 161  * @xd: XDomain to send the request 174  * Return: %0 in case of success and negative errno in case of failure 176 int tb_xdomain_request(struct tb_xdomain *xd, const void *request,  in tb_xdomain_request()  argument [all …] 
 | 
| D | icm.c | 25 #define PCIE2CIO_CMD			0x30 34 #define PCIE2CIO_WRDATA			0x34 35 #define PCIE2CIO_RDDATA			0x38 37 #define PHY_PORT_CS1			0x37 56  * @max_boot_acl: Maximum number of preboot ACL entries (%0 if not supported) 112 	u8 data[0]; 115 #define EP_NAME_INTEL_VSS	0x10 127 #define INTEL_VSS_FLAGS_RTD3	BIT(0) 165 	return link ? ((link - 1) ^ 0x01) + 1 : 0;  in dual_link_from_link() 176 	return depth ? route & ~(0xffULL << (depth - 1) * TB_ROUTE_SHIFT) : 0;  in get_parent_route() [all …] 
 | 
| D | tb.c | 108 	struct tb_xdomain *xd;  in tb_scan_xdomain()  local 112 	xd = tb_xdomain_find_by_route(tb, route);  in tb_scan_xdomain() 113 	if (xd) {  in tb_scan_xdomain() 114 		tb_xdomain_put(xd);  in tb_scan_xdomain() 118 	xd = tb_xdomain_alloc(tb, &sw->dev, route, tb->root_switch->uuid,  in tb_scan_xdomain() 120 	if (xd) {  in tb_scan_xdomain() 121 		tb_port_at(route, sw)->xdomain = xd;  in tb_scan_xdomain() 122 		tb_xdomain_add(xd);  in tb_scan_xdomain() 163 			 * Only scan on the primary port (link_nr == 0).  in tb_scan_port() 165 	if (tb_wait_for_port(port, false) <= 0)  in tb_scan_port() [all …] 
 | 
| /Linux-v5.4/arch/powerpc/sysdev/xive/ | 
| D | common.c | 42 #define DBG_VERBOSE(fmt...)	do { } while(0) 75 #define XIVE_BAD_IRQ		0x7fffffff 83  * or 0 if there is no new entry. 92 		return 0;  in xive_read_eq() 97 		return 0;  in xive_read_eq() 105 		if (q->idx == 0)  in xive_read_eq() 109 	return cur & 0x7fffffff;  in xive_read_eq() 119  * (0xff if none) and return what was found (0 if none). 137 	u32 irq = 0;  in xive_scan_interrupts() 138 	u8 prio = 0;  in xive_scan_interrupts() [all …] 
 | 
| /Linux-v5.4/drivers/net/ | 
| D | thunderbolt.c | 31 #define TBNET_LOCAL_PATH	0xf 45 #define TBNET_L0_PORT_NUM(route) ((route) & GENMASK(5, 0)) 56  * supported then @frame_id is filled, otherwise it stays %0. 88 #define TBIP_HDR_LENGTH_MASK		GENMASK(5, 0) 147  * @xd: XDomain the service blongs to 178 	struct tb_xdomain *xd;  member 201 	UUID_INIT(0xc66189ca, 0x1cce, 0x4195, 202 		  0xbd, 0xb8, 0x49, 0x59, 0x2e, 0x5f, 0x5a, 0x4f); 206 	UUID_INIT(0x798f589e, 0x3616, 0x8a47, 207 		  0x97, 0xc6, 0x56, 0x64, 0xa9, 0x20, 0xc8, 0xdd); [all …] 
 | 
| /Linux-v5.4/drivers/mtd/nand/raw/ | 
| D | sm_common.c | 4  * Common routines & support for xD format 21 	return 0;  in oob_sm_ooblayout_ecc() 28 	case 0:  in oob_sm_ooblayout_free() 30 		oobregion->offset = 0;  in oob_sm_ooblayout_free() 47 	return 0;  in oob_sm_ooblayout_free() 68 	oobregion->offset = 0;  in oob_sm_small_ooblayout_ecc() 70 	return 0;  in oob_sm_small_ooblayout_ecc() 77 	case 0:  in oob_sm_small_ooblayout_free() 91 	return 0;  in oob_sm_small_ooblayout_free() 107 	oob.block_status = 0x0F;  in sm_block_markbad() [all …] 
 | 
| /Linux-v5.4/arch/powerpc/kvm/ | 
| D | book3s_xive_template.c | 38 	cppr = ack & 0xff;  in GLUE() 57 static u8 GLUE(X_PFX,esb_load)(struct xive_irq_data *xd, u32 offset)  in GLUE() 61 	if (xd->flags & XIVE_IRQ_FLAG_SHIFT_BUG)  in GLUE() 64 	val =__x_readq(__x_eoi_page(xd) + offset);  in GLUE() 72 static void GLUE(X_PFX,source_eoi)(u32 hw_irq, struct xive_irq_data *xd)  in GLUE() 75 	if (xd->flags & XIVE_IRQ_FLAG_STORE_EOI)  in GLUE() 76 		__x_writeq(0, __x_eoi_page(xd) + XIVE_ESB_STORE_EOI);  in GLUE() 77 	else if (hw_irq && xd->flags & XIVE_IRQ_FLAG_EOI_FW)  in GLUE() 79 	else if (xd->flags & XIVE_IRQ_FLAG_LSI) {  in GLUE() 85 		__x_readq(__x_eoi_page(xd) + XIVE_ESB_LOAD_EOI);  in GLUE() [all …] 
 | 
| D | book3s_hv_rm_xive.c | 28 #define DBG(fmt...) do { } while(0) 40 #define __x_eoi_page(xd)	((void __iomem *)((xd)->eoi_page))  argument 41 #define __x_trig_page(xd)	((void __iomem *)((xd)->trig_page))  argument
  | 
| /Linux-v5.4/include/linux/ | 
| D | thunderbolt.h | 83 	unsigned long privdata[0]; 110 	TB_PROPERTY_TYPE_UNKNOWN = 0x00, 111 	TB_PROPERTY_TYPE_DIRECTORY = 0x44, 112 	TB_PROPERTY_TYPE_DATA = 0x64, 113 	TB_PROPERTY_TYPE_TEXT = 0x74, 114 	TB_PROPERTY_TYPE_VALUE = 0x76, 246 int tb_xdomain_enable_paths(struct tb_xdomain *xd, u16 transmit_path, 249 int tb_xdomain_disable_paths(struct tb_xdomain *xd); 256 	struct tb_xdomain *xd;  in tb_xdomain_find_by_uuid_locked()  local 259 	xd = tb_xdomain_find_by_uuid(tb, uuid);  in tb_xdomain_find_by_uuid_locked() [all …] 
 | 
| /Linux-v5.4/sound/pci/au88x0/ | 
| D | au88x0_wt.h | 12 /* WT channels are grouped in banks. Each bank has 0x20 channels. */ 13 /* Bank register address boundary is 0x8000 */ 15 #define NR_WT_PB 0x20 18 #define WT_BAR(x) (((x)&0xffe0)<<0x8) 21 #define WT_CTRL(bank)	(((((bank)&1)<<0xd) + 0x00)<<2)	/* 0x0000 */ 22 #define WT_SRAMP(bank)	(((((bank)&1)<<0xd) + 0x01)<<2)	/* 0x0004 */ 23 #define WT_DSREG(bank)	(((((bank)&1)<<0xd) + 0x02)<<2)	/* 0x0008 */ 24 #define WT_MRAMP(bank)	(((((bank)&1)<<0xd) + 0x03)<<2)	/* 0x000c */ 25 #define WT_GMODE(bank)	(((((bank)&1)<<0xd) + 0x04)<<2)	/* 0x0010 */ 26 #define WT_ARAMP(bank)	(((((bank)&1)<<0xd) + 0x05)<<2)	/* 0x0014 */ [all …] 
 | 
| /Linux-v5.4/drivers/scsi/ | 
| D | qlogicfas408.h | 10    again, 0 tends to be slower, but more stable.  */ 25 #define QL_RESET_AT_START 0 48 /* offset 0xc */ 51 #define FASTSCSI 0 54 #define FASTCLK 0	/*(XTALFREQ>25?1:0)*/ 69 	If this is 0, the bus will only transfer asynchronously */ 70 #define SYNCOFFST 0 83 	int int_type;		/* type of irq, 2 for ISA board, 0 for PCMCIA */ 91 #define REG0 ( outb( inb( qbase + 0xd ) & 0x7f , qbase + 0xd ), outb( 4 , qbase + 0xd )) 92 #define REG1 ( outb( inb( qbase + 0xd ) | 0x80 , qbase + 0xd ), outb( 0xb4 | int_type, qbase + 0xd … [all …] 
 | 
| /Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/bif/ | 
| D | bif_5_0_sh_mask.h | 27 #define MM_INDEX__MM_OFFSET_MASK 0x7fffffff 28 #define MM_INDEX__MM_OFFSET__SHIFT 0x0 29 #define MM_INDEX__MM_APER_MASK 0x80000000 30 #define MM_INDEX__MM_APER__SHIFT 0x1f 31 #define MM_INDEX_HI__MM_OFFSET_HI_MASK 0xffffffff 32 #define MM_INDEX_HI__MM_OFFSET_HI__SHIFT 0x0 33 #define MM_DATA__MM_DATA_MASK 0xffffffff 34 #define MM_DATA__MM_DATA__SHIFT 0x0 35 #define BIF_MM_INDACCESS_CNTL__MM_INDACCESS_DIS_MASK 0x2 36 #define BIF_MM_INDACCESS_CNTL__MM_INDACCESS_DIS__SHIFT 0x1 [all …] 
 | 
| D | bif_4_1_sh_mask.h | 27 #define MM_INDEX__MM_OFFSET_MASK 0x7fffffff 28 #define MM_INDEX__MM_OFFSET__SHIFT 0x0 29 #define MM_INDEX__MM_APER_MASK 0x80000000 30 #define MM_INDEX__MM_APER__SHIFT 0x1f 31 #define MM_INDEX_HI__MM_OFFSET_HI_MASK 0xffffffff 32 #define MM_INDEX_HI__MM_OFFSET_HI__SHIFT 0x0 33 #define MM_DATA__MM_DATA_MASK 0xffffffff 34 #define MM_DATA__MM_DATA__SHIFT 0x0 35 #define BUS_CNTL__BIOS_ROM_WRT_EN_MASK 0x1 36 #define BUS_CNTL__BIOS_ROM_WRT_EN__SHIFT 0x0 [all …] 
 | 
| /Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/oss/ | 
| D | oss_2_4_enum.h | 28 	DC_IH_SRC_ID_START                               = 0x1, 29 	DC_IH_SRC_ID_END                                 = 0x1f, 30 	VGA_IH_SRC_ID_START                              = 0x20, 31 	VGA_IH_SRC_ID_END                                = 0x27, 32 	CAP_IH_SRC_ID_START                              = 0x28, 33 	CAP_IH_SRC_ID_END                                = 0x2f, 34 	VIP_IH_SRC_ID_START                              = 0x30, 35 	VIP_IH_SRC_ID_END                                = 0x3f, 36 	ROM_IH_SRC_ID_START                              = 0x40, 37 	ROM_IH_SRC_ID_END                                = 0x5d, [all …] 
 | 
| D | oss_3_0_enum.h | 28 	DC_IH_SRC_ID_START                               = 0x1, 29 	DC_IH_SRC_ID_END                                 = 0x1f, 30 	VGA_IH_SRC_ID_START                              = 0x20, 31 	VGA_IH_SRC_ID_END                                = 0x27, 32 	CAP_IH_SRC_ID_START                              = 0x28, 33 	CAP_IH_SRC_ID_END                                = 0x2f, 34 	VIP_IH_SRC_ID_START                              = 0x30, 35 	VIP_IH_SRC_ID_END                                = 0x3f, 36 	ROM_IH_SRC_ID_START                              = 0x40, 37 	ROM_IH_SRC_ID_END                                = 0x5d, [all …] 
 | 
| D | oss_3_0_1_enum.h | 28 	DC_IH_SRC_ID_START                               = 0x1, 29 	DC_IH_SRC_ID_END                                 = 0x1f, 30 	VGA_IH_SRC_ID_START                              = 0x20, 31 	VGA_IH_SRC_ID_END                                = 0x27, 32 	CAP_IH_SRC_ID_START                              = 0x28, 33 	CAP_IH_SRC_ID_END                                = 0x2f, 34 	VIP_IH_SRC_ID_START                              = 0x30, 35 	VIP_IH_SRC_ID_END                                = 0x3f, 36 	ROM_IH_SRC_ID_START                              = 0x40, 37 	ROM_IH_SRC_ID_END                                = 0x5d, [all …] 
 | 
| /Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/mmhub/ | 
| D | mmhub_1_0_sh_mask.h | 27 …RDCLI0__VIRT_CHAN__SHIFT                                                                        0x0 28 …RDCLI0__CHECK_TLB_CREDIT__SHIFT                                                                 0x3 29 …RDCLI0__URG_HIGH__SHIFT                                                                         0x4 30 …RDCLI0__URG_LOW__SHIFT                                                                          0x8 31 …RDCLI0__MAX_BW_ENABLE__SHIFT                                                                    0xc 32 …RDCLI0__MAX_BW__SHIFT                                                                           0xd 33 …DCLI0__MIN_BW_ENABLE__SHIFT                                                                    0x15 34 …DCLI0__MIN_BW__SHIFT                                                                           0x16 35 …DCLI0__OSD_LIMITER_ENABLE__SHIFT                                                               0x19 36 …DCLI0__MAX_OSD__SHIFT                                                                          0x1a [all …] 
 | 
| D | mmhub_9_1_sh_mask.h | 27 …RDCLI0__VIRT_CHAN__SHIFT                                                                        0x0 28 …RDCLI0__CHECK_TLB_CREDIT__SHIFT                                                                 0x3 29 …RDCLI0__URG_HIGH__SHIFT                                                                         0x4 30 …RDCLI0__URG_LOW__SHIFT                                                                          0x8 31 …RDCLI0__MAX_BW_ENABLE__SHIFT                                                                    0xc 32 …RDCLI0__MAX_BW__SHIFT                                                                           0xd 33 …DCLI0__MIN_BW_ENABLE__SHIFT                                                                    0x15 34 …DCLI0__MIN_BW__SHIFT                                                                           0x16 35 …DCLI0__OSD_LIMITER_ENABLE__SHIFT                                                               0x19 36 …DCLI0__MAX_OSD__SHIFT                                                                          0x1a [all …] 
 | 
| D | mmhub_9_3_0_sh_mask.h | 27 …RDCLI0__VIRT_CHAN__SHIFT                                                                        0x0 28 …RDCLI0__CHECK_TLB_CREDIT__SHIFT                                                                 0x3 29 …RDCLI0__URG_HIGH__SHIFT                                                                         0x4 30 …RDCLI0__URG_LOW__SHIFT                                                                          0x8 31 …RDCLI0__MAX_BW_ENABLE__SHIFT                                                                    0xc 32 …RDCLI0__MAX_BW__SHIFT                                                                           0xd 33 …DCLI0__MIN_BW_ENABLE__SHIFT                                                                    0x15 34 …DCLI0__MIN_BW__SHIFT                                                                           0x16 35 …DCLI0__OSD_LIMITER_ENABLE__SHIFT                                                               0x19 36 …DCLI0__MAX_OSD__SHIFT                                                                          0x1a [all …] 
 | 
| D | mmhub_2_0_0_sh_mask.h | 27 …RDCLI0__VIRT_CHAN__SHIFT                                                                        0x0 28 …RDCLI0__CHECK_TLB_CREDIT__SHIFT                                                                 0x3 29 …RDCLI0__URG_HIGH__SHIFT                                                                         0x4 30 …RDCLI0__URG_LOW__SHIFT                                                                          0x8 31 …RDCLI0__MAX_BW_ENABLE__SHIFT                                                                    0xc 32 …RDCLI0__MAX_BW__SHIFT                                                                           0xd 33 …DCLI0__MIN_BW_ENABLE__SHIFT                                                                    0x15 34 …DCLI0__MIN_BW__SHIFT                                                                           0x16 35 …DCLI0__OSD_LIMITER_ENABLE__SHIFT                                                               0x19 36 …DCLI0__MAX_OSD__SHIFT                                                                          0x1a [all …] 
 | 
| /Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/dce/ | 
| D | dce_8_0_enum.h | 28 	ENDIAN_NONE                                      = 0x0, 29 	ENDIAN_8IN16                                     = 0x1, 30 	ENDIAN_8IN32                                     = 0x2, 31 	ENDIAN_8IN64                                     = 0x3, 34 	ARRAY_LINEAR_GENERAL                             = 0x0, 35 	ARRAY_LINEAR_ALIGNED                             = 0x1, 36 	ARRAY_1D_TILED_THIN1                             = 0x2, 37 	ARRAY_1D_TILED_THICK                             = 0x3, 38 	ARRAY_2D_TILED_THIN1                             = 0x4, 39 	ARRAY_PRT_TILED_THIN1                            = 0x5, [all …] 
 | 
| /Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/uvd/ | 
| D | uvd_4_2_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …] 
 | 
| /Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/smu/ | 
| D | smu_7_1_2_enum.h | 27 #define CG_SRBM_START_ADDR                        0x600 28 #define CG_SRBM_END_ADDR                          0x8ff 29 #define RCU_CCF_DWORDS0                           0xa0 30 #define RCU_CCF_BITS0                             0x1400 31 #define RCU_CCF_DWORDS1                           0x0 32 #define RCU_CCF_BITS1                             0x0 33 #define RCU_SAM_BYTES                             0x2c 34 #define RCU_SAM_RTL_BYTES                         0x2c 35 #define RCU_SMU_BYTES                             0x14 36 #define RCU_SMU_RTL_BYTES                         0x14 [all …] 
 |