Searched +full:0 +full:x18140 (Results  1 – 13 of 13) sorted by relevance
| /Linux-v6.6/Documentation/devicetree/bindings/gpio/ | 
| D | gpio-mvebu.yaml | 124       reg = <0xd0018100 0x40>, <0xd0018800 0x30>;136       reg = <0x18140 0x40>, <0x181c8 0x08>;
 145       clocks = <&coreclk 0>;
 
 | 
| /Linux-v6.6/arch/arm64/boot/dts/marvell/ | 
| D | ac5-98dx25xx.dtsi | 21 		#size-cells = <0>;34 		cpu0: cpu@0 {
 37 			reg = <0x0 0x0>;
 45 			reg = <0x0 0x100>;
 86 			/* 16M internal register @ 0x7f00_0000 */
 87 			ranges = <0x0 0x0 0x7f000000 0x1000000>;
 92 				reg = <0x12000 0x100>;
 102 				reg = <0x12100 0x100>;
 112 				reg = <0x12200 0x100>;
 122 				reg = <0x12300 0x100>;
 [all …]
 
 | 
| /Linux-v6.6/arch/arm/boot/dts/marvell/ | 
| D | armada-xp-mv78230.dtsi | 26 		#size-cells = <0>;29 		cpu@0 {
 32 			reg = <0>;
 33 			clocks = <&cpuclk 0>;
 48 		 * MV78230 has 2 PCIe units Gen2.0: One unit can be
 61 			bus-range = <0x00 0xff>;
 64 			       <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000   /* Port 0.0 registers */
 65 				0x82000000 0 0x44000 MBUS_ID(0xf0, 0x01) 0x44000 0 0x00002000   /* Port 0.1 registers */
 66 				0x82000000 0 0x48000 MBUS_ID(0xf0, 0x01) 0x48000 0 0x00002000   /* Port 0.2 registers */
 67 				0x82000000 0 0x4c000 MBUS_ID(0xf0, 0x01) 0x4c000 0 0x00002000   /* Port 0.3 registers */
 [all …]
 
 | 
| D | armada-xp-98dx3236.dtsi | 28 		#size-cells = <0>;31 		cpu@0 {
 34 			reg = <0>;
 35 			clocks = <&cpuclk 0>;
 43 		ranges = <MBUS_ID(0xf0, 0x01) 0 0 0xf1000000 0x100000
 44 			  MBUS_ID(0x01, 0x1d) 0 0 0xfff00000 0x100000
 45 			  MBUS_ID(0x01, 0x2f) 0 0 0xf0000000 0x1000000
 46 			  MBUS_ID(0x03, 0x00) 0 0 0xa8000000 0x4000000
 47 			  MBUS_ID(0x08, 0x00) 0 0 0xac000000 0x100000>;
 51 			reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>;
 [all …]
 
 | 
| D | armada-370.dtsi | 35 			reg = <MBUS_ID(0x01, 0xe0) 0 0x100000>;47 			bus-range = <0x00 0xff>;
 50 			       <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000
 51 				0x82000000 0 0x80000 MBUS_ID(0xf0, 0x01) 0x80000 0 0x00002000
 52 				0x82000000 0x1 0     MBUS_ID(0x04, 0xe8) 0       1 0 /* Port 0.0 MEM */
 53 				0x81000000 0x1 0     MBUS_ID(0x04, 0xe0) 0       1 0 /* Port 0.0 IO  */
 54 				0x82000000 0x2 0     MBUS_ID(0x08, 0xe8) 0       1 0 /* Port 1.0 MEM */
 55 				0x81000000 0x2 0     MBUS_ID(0x08, 0xe0) 0       1 0 /* Port 1.0 IO  */>;
 57 			pcie0: pcie@1,0 {
 59 				assigned-addresses = <0x82000800 0 0x40000 0 0x2000>;
 [all …]
 
 | 
| D | armada-xp-mv78260.dtsi | 27 		#size-cells = <0>;30 		cpu@0 {
 33 			reg = <0>;
 34 			clocks = <&cpuclk 0>;
 49 		 * MV78260 has 3 PCIe units Gen2.0: Two units can be
 62 			bus-range = <0x00 0xff>;
 65 			       <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000   /* Port 0.0 registers */
 66 				0x82000000 0 0x42000 MBUS_ID(0xf0, 0x01) 0x42000 0 0x00002000   /* Port 2.0 registers */
 67 				0x82000000 0 0x44000 MBUS_ID(0xf0, 0x01) 0x44000 0 0x00002000   /* Port 0.1 registers */
 68 				0x82000000 0 0x48000 MBUS_ID(0xf0, 0x01) 0x48000 0 0x00002000   /* Port 0.2 registers */
 [all …]
 
 | 
| D | armada-xp-mv78460.dtsi | 28 		#size-cells = <0>;31 		cpu@0 {
 34 			reg = <0>;
 35 			clocks = <&cpuclk 0>;
 66 		 * MV78460 has 4 PCIe units Gen2.0: Two units can be
 79 			bus-range = <0x00 0xff>;
 82 			       <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000   /* Port 0.0 registers */
 83 				0x82000000 0 0x42000 MBUS_ID(0xf0, 0x01) 0x42000 0 0x00002000   /* Port 2.0 registers */
 84 				0x82000000 0 0x44000 MBUS_ID(0xf0, 0x01) 0x44000 0 0x00002000   /* Port 0.1 registers */
 85 				0x82000000 0 0x48000 MBUS_ID(0xf0, 0x01) 0x48000 0 0x00002000   /* Port 0.2 registers */
 [all …]
 
 | 
| D | armada-39x.dtsi | 32 		#size-cells = <0>;35 		cpu@0 {
 38 			reg = <0>;
 59 		pcie-mem-aperture = <0xe0000000 0x8000000>;
 60 		pcie-io-aperture  = <0xe8000000 0x100000>;
 64 			reg = <MBUS_ID(0x01, 0x1d) 0 0x200000>;
 71 			ranges = <0 MBUS_ID(0xf0, 0x01) 0 0x100000>;
 75 				reg = <0x8000 0x1000>;
 78 				arm,double-linefill-incr = <0>;
 79 				arm,double-linefill-wrap = <0>;
 [all …]
 
 | 
| D | armada-375.dtsi | 36 			#clock-cells = <0>;42 			#clock-cells = <0>;
 49 		#size-cells = <0>;
 52 		cpu0: cpu@0 {
 55 			reg = <0>;
 75 		pcie-mem-aperture = <0xe0000000 0x8000000>;
 76 		pcie-io-aperture  = <0xe8000000 0x100000>;
 80 			reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>;
 85 			reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>;
 86 			ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>;
 [all …]
 
 | 
| D | armada-38x.dtsi | 42 		pcie-mem-aperture = <0xe0000000 0x8000000>;43 		pcie-io-aperture  = <0xe8000000 0x100000>;
 47 			reg = <MBUS_ID(0x01, 0x1d) 0 0x200000>;
 52 			reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>;
 53 			ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>;
 56 			clocks = <&coreclk 0>;
 62 			reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>;
 63 			ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>;
 66 			clocks = <&coreclk 0>;
 72 			reg = <MBUS_ID(0xf0, 0x01) 0x10410 0x8>;
 [all …]
 
 | 
| /Linux-v6.6/drivers/clk/qcom/ | 
| D | gcc-sm8250.c | 36 	.offset = 0x0,39 		.enable_reg = 0x52018,
 40 		.enable_mask = BIT(0),
 53 	{ 0x1, 2 },
 58 	.offset = 0x0,
 75 	.offset = 0x76000,
 78 		.enable_reg = 0x52018,
 92 	.offset = 0x1c000,
 95 		.enable_reg = 0x52018,
 109 	{ P_BI_TCXO, 0 },
 [all …]
 
 | 
| D | gcc-sc7280.c | 44 	.offset = 0x0,47 		.enable_reg = 0x52010,
 48 		.enable_mask = BIT(0),
 61 	{ 0x1, 2 },
 66 	.offset = 0x0,
 83 	{ 0x3, 3 },
 88 	.offset = 0x0,
 105 	.offset = 0x1000,
 108 		.enable_reg = 0x52010,
 122 	.offset = 0x1e000,
 [all …]
 
 | 
| D | gcc-sm8350.c | 44 	.offset = 0x0,47 		.enable_reg = 0x52018,
 48 		.enable_mask = BIT(0),
 61 	{ 0x1, 2 },
 66 	.offset = 0x0,
 83 	.offset = 0x76000,
 86 		.enable_reg = 0x52018,
 101 	.offset = 0x1c000,
 104 		.enable_reg = 0x52018,
 119 	{ P_BI_TCXO, 0 },
 [all …]
 
 |