Searched refs:mmGRBM_GFX_CNTL (Results 1 – 10 of 10) sorted by relevance
/Linux-v6.6/drivers/gpu/drm/amd/include/asic_reg/gc/ |
D | gc_9_4_1_offset.h | 74 #define mmGRBM_GFX_CNTL … macro
|
D | gc_9_0_offset.h | 83 #define mmGRBM_GFX_CNTL … macro
|
D | gc_9_1_offset.h | 83 #define mmGRBM_GFX_CNTL … macro
|
D | gc_9_2_1_offset.h | 81 #define mmGRBM_GFX_CNTL … macro
|
D | gc_10_1_0_offset.h | 2089 #define mmGRBM_GFX_CNTL … macro
|
D | gc_10_3_0_offset.h | 2166 #define mmGRBM_GFX_CNTL … macro
|
/Linux-v6.6/drivers/gpu/drm/amd/amdgpu/ |
D | nv.c | 327 WREG32_SOC15(GC, 0, mmGRBM_GFX_CNTL, grbm_gfx_cntl); in nv_grbm_select()
|
D | soc15.c | 347 WREG32_SOC15_RLC_SHADOW(GC, xcc_id, mmGRBM_GFX_CNTL, grbm_gfx_cntl); in soc15_grbm_select()
|
D | gfx_v10_0.c | 4145 reg_access_ctrl->grbm_cntl = SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL); in gfx_v10_0_init_rlcg_reg_access_ctrl() 6036 tmp = RREG32_SOC15(GC, 0, mmGRBM_GFX_CNTL); in gfx_v10_0_cp_gfx_switch_pipe() 6039 WREG32_SOC15(GC, 0, mmGRBM_GFX_CNTL, tmp); in gfx_v10_0_cp_gfx_switch_pipe()
|
D | gfx_v9_0.c | 1642 reg_access_ctrl->grbm_cntl = SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL); in gfx_v9_0_init_rlcg_reg_access_ctrl()
|