Home
last modified time | relevance | path

Searched refs:mmDSCL1_DSCL_MEM_PWR_CTRL_BASE_IDX (Results 1 – 8 of 8) sorted by relevance

/Linux-v6.6/drivers/gpu/drm/amd/include/asic_reg/dcn/
Ddcn_2_0_3_offset.h2042 #define mmDSCL1_DSCL_MEM_PWR_CTRL_BASE_IDX macro
Ddcn_3_0_3_offset.h3294 #define mmDSCL1_DSCL_MEM_PWR_CTRL_BASE_IDX macro
Ddcn_3_0_1_offset.h4109 #define mmDSCL1_DSCL_MEM_PWR_CTRL_BASE_IDX macro
Ddcn_2_1_0_offset.h3997 #define mmDSCL1_DSCL_MEM_PWR_CTRL_BASE_IDX macro
Ddcn_1_0_offset.h4047 #define mmDSCL1_DSCL_MEM_PWR_CTRL_BASE_IDX macro
Ddcn_3_0_2_offset.h4650 #define mmDSCL1_DSCL_MEM_PWR_CTRL_BASE_IDX macro
Ddcn_2_0_0_offset.h4935 #define mmDSCL1_DSCL_MEM_PWR_CTRL_BASE_IDX macro
Ddcn_3_0_0_offset.h4697 #define mmDSCL1_DSCL_MEM_PWR_CTRL_BASE_IDX macro