Searched refs:ecc_ctrl (Results  1 – 5 of 5) sorted by relevance
| /Linux-v6.6/drivers/mtd/nand/raw/ | 
| D | renesas-nand-controller.c | 205 	u32 ecc_ctrl;  member312 	writel_relaxed(rnand->ecc_ctrl, rnandc->regs + ECC_CTRL_REG);  in rnandc_select_target()
 1036 		rnand->ecc_ctrl |= ECC_CTRL_CAP_2B;  in rnandc_hw_ecc_controller_init()
 1040 		rnand->ecc_ctrl |= ECC_CTRL_CAP_4B;  in rnandc_hw_ecc_controller_init()
 1044 		rnand->ecc_ctrl |= ECC_CTRL_CAP_8B;  in rnandc_hw_ecc_controller_init()
 1048 		rnand->ecc_ctrl |= ECC_CTRL_CAP_16B;  in rnandc_hw_ecc_controller_init()
 1052 		rnand->ecc_ctrl |= ECC_CTRL_CAP_24B;  in rnandc_hw_ecc_controller_init()
 1056 		rnand->ecc_ctrl |= ECC_CTRL_CAP_32B;  in rnandc_hw_ecc_controller_init()
 1063 	rnand->ecc_ctrl |= ECC_CTRL_ERR_THRESHOLD(chip->ecc.strength);  in rnandc_hw_ecc_controller_init()
 
 | 
| /Linux-v6.6/drivers/gpu/drm/amd/amdgpu/ | 
| D | umc_v6_7.c | 495 	uint32_t ecc_ctrl_addr, ecc_ctrl;  in umc_v6_7_query_ras_poison_mode_per_channel()  local499 	ecc_ctrl = RREG32_PCIE((ecc_ctrl_addr +  in umc_v6_7_query_ras_poison_mode_per_channel()
 502 	return REG_GET_FIELD(ecc_ctrl, UMCCH0_0_EccCtrl, UCFatalEn);  in umc_v6_7_query_ras_poison_mode_per_channel()
 
 | 
| /Linux-v6.6/drivers/edac/ | 
| D | amd64_edac.h | 311 	u32 ecc_ctrl;		/* DRAM ECC Control reg */  member
 | 
| D | pnd2_edac.c | 415 static struct d_cr_ecc_ctrl ecc_ctrl[DNV_NUM_CHANNELS];  variable471 		if (RD_REGP(&ecc_ctrl[i], d_cr_ecc_ctrl, dnv_dports[i]) ||  in dnv_get_registers()
 1079 	if (DIMMS_PRESENT(d) && !ecc_ctrl[ch].eccen) {  in check_unit()
 
 | 
| D | amd64_edac.c | 1617 		edac_dbg(1, "UMC%d ECC ctrl: 0x%x\n", i, umc->ecc_ctrl);  in umc_dump_misc_regs()3182 		amd_smn_read(nid, umc_base + UMCCH_ECC_CTRL, &umc->ecc_ctrl);  in umc_read_mc_regs()
 3815 		edac_dbg(1, "UMC%d ECC ctrl: 0x%x\n", i, umc->ecc_ctrl);  in gpu_dump_misc_regs()
 3918 		amd_smn_read(nid, umc_base + UMCCH_ECC_CTRL, &umc->ecc_ctrl);  in gpu_read_mc_regs()
 
 |