Searched refs:TRCEXTINSELR (Results 1 – 3 of 3) sorted by relevance
54 ((offset >= TRCSEQRSTEVR) && (offset <= TRCEXTINSELR)) || in etm4_cfg_map_reg_offset()70 CHECKREG(TRCEXTINSELR, ext_inp); in etm4_cfg_map_reg_offset()
53 #define TRCEXTINSELR 0x120 macro303 CASE_##op((val), TRCEXTINSELR) \
461 etm4x_relaxed_write32(csa, config->ext_inp, TRCEXTINSELR); in etm4_enable_hw()1710 state->trcextinselr = etm4x_read32(csa, TRCEXTINSELR); in __etm4_cpu_save()1841 etm4x_relaxed_write32(csa, state->trcextinselr, TRCEXTINSELR); in __etm4_cpu_restore()