Home
last modified time | relevance | path

Searched refs:CHL_INT0 (Results 1 – 3 of 3) sorted by relevance

/Linux-v6.6/drivers/scsi/hisi_sas/
Dhisi_sas_v1_hw.c157 #define CHL_INT0 (PORT_BASE + 0x1b0) macro
1385 u32 chl_int0 = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT0); in int_phyup_v1_hw()
1388 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0, chl_int0); in int_phyup_v1_hw()
1437 irq_value = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT0); in int_abnormal_v1_hw()
1467 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0, irq_value); in int_abnormal_v1_hw()
1691 val = hisi_sas_phy_read32(hisi_hba, i, CHL_INT0); in interrupt_openall_v1_hw()
1692 hisi_sas_phy_write32(hisi_hba, i, CHL_INT0, val); in interrupt_openall_v1_hw()
Dhisi_sas_v2_hw.c223 #define CHL_INT0 (PORT_BASE + 0x1b4) macro
1251 hisi_sas_phy_write32(hisi_hba, i, CHL_INT0, 0xffffffff); in init_reg_v2_hw()
2710 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0, in phy_up_v2_hw()
2755 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0, CHL_INT0_NOT_RDY_MSK); in phy_down_v2_hw()
2773 CHL_INT0); in int_phy_updown_v2_hw()
2830 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0, in phy_bcast_v2_hw()
2879 CHL_INT0); in int_chnl_int_v2_hw()
2926 CHL_INT0, irq_value0 in int_chnl_int_v2_hw()
Dhisi_sas_v3_hw.c252 #define CHL_INT0 (PORT_BASE + 0x1b4) macro
679 hisi_sas_phy_write32(hisi_hba, i, CHL_INT0, 0xffffffff); in init_reg_v3_hw()
1630 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0, in phy_up_v3_hw()
1661 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0, CHL_INT0_NOT_RDY_MSK); in phy_down_v3_hw()
1676 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0, in phy_bcast_v3_hw()
1695 CHL_INT0); in int_phy_up_down_bcast_v3_hw()
1899 u32 irq_value0 = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT0); in handle_chl_int0_v3_hw()
1904 hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT0, in handle_chl_int0_v3_hw()
2971 HISI_SAS_DEBUGFS_REG(CHL_INT0),