Home
last modified time | relevance | path

Searched refs:rb0_mask (Results 1 – 3 of 3) sorted by relevance

/Linux-v6.1/drivers/gpu/drm/amd/amdgpu/
Dgfx_v6_0.c1420 unsigned rb0_mask = 1 << (se * rb_per_se); in gfx_v6_0_write_harvested_raster_configs() local
1421 unsigned rb1_mask = rb0_mask << 1; in gfx_v6_0_write_harvested_raster_configs()
1423 rb0_mask &= rb_mask; in gfx_v6_0_write_harvested_raster_configs()
1425 if (!rb0_mask || !rb1_mask) { in gfx_v6_0_write_harvested_raster_configs()
1428 if (!rb0_mask) in gfx_v6_0_write_harvested_raster_configs()
1437 rb0_mask = 1 << (se * rb_per_se + rb_per_pkr); in gfx_v6_0_write_harvested_raster_configs()
1438 rb1_mask = rb0_mask << 1; in gfx_v6_0_write_harvested_raster_configs()
1439 rb0_mask &= rb_mask; in gfx_v6_0_write_harvested_raster_configs()
1441 if (!rb0_mask || !rb1_mask) { in gfx_v6_0_write_harvested_raster_configs()
1444 if (!rb0_mask) in gfx_v6_0_write_harvested_raster_configs()
Dgfx_v7_0.c1732 unsigned rb0_mask = 1 << (se * rb_per_se); in gfx_v7_0_write_harvested_raster_configs() local
1733 unsigned rb1_mask = rb0_mask << 1; in gfx_v7_0_write_harvested_raster_configs()
1735 rb0_mask &= rb_mask; in gfx_v7_0_write_harvested_raster_configs()
1737 if (!rb0_mask || !rb1_mask) { in gfx_v7_0_write_harvested_raster_configs()
1740 if (!rb0_mask) { in gfx_v7_0_write_harvested_raster_configs()
1750 rb0_mask = 1 << (se * rb_per_se + rb_per_pkr); in gfx_v7_0_write_harvested_raster_configs()
1751 rb1_mask = rb0_mask << 1; in gfx_v7_0_write_harvested_raster_configs()
1752 rb0_mask &= rb_mask; in gfx_v7_0_write_harvested_raster_configs()
1754 if (!rb0_mask || !rb1_mask) { in gfx_v7_0_write_harvested_raster_configs()
1757 if (!rb0_mask) { in gfx_v7_0_write_harvested_raster_configs()
Dgfx_v8_0.c3571 unsigned rb0_mask = 1 << (se * rb_per_se); in gfx_v8_0_write_harvested_raster_configs() local
3572 unsigned rb1_mask = rb0_mask << 1; in gfx_v8_0_write_harvested_raster_configs()
3574 rb0_mask &= rb_mask; in gfx_v8_0_write_harvested_raster_configs()
3576 if (!rb0_mask || !rb1_mask) { in gfx_v8_0_write_harvested_raster_configs()
3579 if (!rb0_mask) { in gfx_v8_0_write_harvested_raster_configs()
3589 rb0_mask = 1 << (se * rb_per_se + rb_per_pkr); in gfx_v8_0_write_harvested_raster_configs()
3590 rb1_mask = rb0_mask << 1; in gfx_v8_0_write_harvested_raster_configs()
3591 rb0_mask &= rb_mask; in gfx_v8_0_write_harvested_raster_configs()
3593 if (!rb0_mask || !rb1_mask) { in gfx_v8_0_write_harvested_raster_configs()
3596 if (!rb0_mask) { in gfx_v8_0_write_harvested_raster_configs()