Searched refs:num_context_banks (Results 1 – 5 of 5) sorted by relevance
65 cs->id_base = atomic_fetch_add(smmu->num_context_banks, &context_count); in cavium_cfg_probe()135 for (i = 0; i < smmu->num_context_banks; ++i) { in arm_mmu500_reset()
192 count = smmu->num_context_banks; in qcom_adreno_smmu_alloc_context_bank()288 qsmmu->bypass_cbndx = smmu->num_context_banks - 1; in qcom_smmu_cfg_probe()
608 return __arm_smmu_alloc_bitmap(smmu->context_map, start, smmu->num_context_banks); in arm_smmu_alloc_context_bank()1602 for (i = 0; i < smmu->num_context_banks; ++i) { in arm_smmu_device_reset()1786 smmu->num_context_banks = FIELD_GET(ARM_SMMU_ID1_NUMCB, id); in arm_smmu_device_cfg_probe()1787 if (smmu->num_s2_context_banks > smmu->num_context_banks) { in arm_smmu_device_cfg_probe()1792 smmu->num_context_banks, smmu->num_s2_context_banks); in arm_smmu_device_cfg_probe()1793 smmu->cbs = devm_kcalloc(smmu->dev, smmu->num_context_banks, in arm_smmu_device_cfg_probe()2125 if (smmu->num_context_banks > smmu->num_context_irqs) { in arm_smmu_device_probe()2128 smmu->num_context_irqs, smmu->num_context_banks); in arm_smmu_device_probe()2133 smmu->num_context_irqs = smmu->num_context_banks; in arm_smmu_device_probe()
239 for (idx = 0; idx < smmu->num_context_banks; idx++) { in nvidia_smmu_context_fault()
304 u32 num_context_banks; member