Searched refs:mmVCE_UENC_DMA_DCLK_CTRL (Results 1 – 5 of 5) sorted by relevance
/Linux-v6.1/drivers/gpu/drm/amd/include/asic_reg/vce/ |
D | vce_1_0_d.h | 54 #define mmVCE_UENC_DMA_DCLK_CTRL 0x8250 macro
|
D | vce_2_0_d.h | 49 #define mmVCE_UENC_DMA_DCLK_CTRL 0x8390 macro
|
D | vce_3_0_d.h | 54 #define mmVCE_UENC_DMA_DCLK_CTRL 0x8390 macro
|
/Linux-v6.1/drivers/gpu/drm/amd/amdgpu/ |
D | vce_v3_0.c | 201 data = RREG32(mmVCE_UENC_DMA_DCLK_CTRL); in vce_v3_0_set_vce_sw_clock_gating() 206 WREG32(mmVCE_UENC_DMA_DCLK_CTRL, data); in vce_v3_0_set_vce_sw_clock_gating() 225 data = RREG32(mmVCE_UENC_DMA_DCLK_CTRL); in vce_v3_0_set_vce_sw_clock_gating() 230 WREG32(mmVCE_UENC_DMA_DCLK_CTRL, data); in vce_v3_0_set_vce_sw_clock_gating()
|
D | vce_v4_0.c | 872 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_DMA_DCLK_CTRL)); 877 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_DMA_DCLK_CTRL), data); 896 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_DMA_DCLK_CTRL)); 901 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_DMA_DCLK_CTRL), data);
|