Home
last modified time | relevance | path

Searched refs:mmBL_PWM_PERIOD_CNTL_BASE_IDX (Results 1 – 7 of 7) sorted by relevance

/Linux-v6.1/drivers/gpu/drm/amd/include/asic_reg/dcn/
Ddcn_3_0_3_offset.h5486 #define mmBL_PWM_PERIOD_CNTL_BASE_IDX macro
Ddcn_2_1_0_offset.h11366 #define mmBL_PWM_PERIOD_CNTL_BASE_IDX macro
Ddcn_1_0_offset.h10408 #define mmBL_PWM_PERIOD_CNTL_BASE_IDX macro
Ddcn_3_0_2_offset.h11446 #define mmBL_PWM_PERIOD_CNTL_BASE_IDX macro
Ddcn_2_0_0_offset.h12783 #define mmBL_PWM_PERIOD_CNTL_BASE_IDX macro
Ddcn_3_0_0_offset.h12593 #define mmBL_PWM_PERIOD_CNTL_BASE_IDX macro
/Linux-v6.1/drivers/gpu/drm/amd/include/asic_reg/dce/
Ddce_12_0_offset.h1865 #define mmBL_PWM_PERIOD_CNTL_BASE_IDX macro