Home
last modified time | relevance | path

Searched refs:ih1 (Results 1 – 7 of 7) sorted by relevance

/Linux-v6.1/drivers/gpu/drm/amd/amdgpu/
Dvega10_ih.c64 if (adev->irq.ih1.ring_size) { in vega10_ih_init_register_offset()
65 ih_regs = &adev->irq.ih1.ih_regs; in vega10_ih_init_register_offset()
143 struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2}; in vega10_ih_toggle_interrupts()
224 if (ih == &adev->irq.ih1) in vega10_ih_enable_ring()
263 struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2}; in vega10_ih_irq_init()
496 r = amdgpu_ih_ring_init(adev, &adev->irq.ih1, PAGE_SIZE, true); in vega10_ih_sw_init()
500 adev->irq.ih1.use_doorbell = true; in vega10_ih_sw_init()
501 adev->irq.ih1.doorbell_index = (adev->doorbell_index.ih + 1) << 1; in vega10_ih_sw_init()
Dvega20_ih.c67 if (adev->irq.ih1.ring_size) { in vega20_ih_init_register_offset()
68 ih_regs = &adev->irq.ih1.ih_regs; in vega20_ih_init_register_offset()
147 struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2}; in vega20_ih_toggle_interrupts()
228 if (ih == &adev->irq.ih1) in vega20_ih_enable_ring()
299 struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2}; in vega20_ih_irq_init()
547 r = amdgpu_ih_ring_init(adev, &adev->irq.ih1, PAGE_SIZE, true); in vega20_ih_sw_init()
551 adev->irq.ih1.use_doorbell = true; in vega20_ih_sw_init()
552 adev->irq.ih1.doorbell_index = (adev->doorbell_index.ih + 1) << 1; in vega20_ih_sw_init()
Dih_v6_0.c65 if (adev->irq.ih1.ring_size) { in ih_v6_0_init_register_offset()
66 ih_regs = &adev->irq.ih1.ih_regs; in ih_v6_0_init_register_offset()
172 struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1}; in ih_v6_0_toggle_interrupts()
253 if (ih == &adev->irq.ih1) { in ih_v6_0_enable_ring()
295 struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1}; in ih_v6_0_irq_init()
491 *adev->irq.ih1.wptr_cpu = wptr; in ih_v6_0_self_irq()
542 adev->irq.ih1.ring_size = 0; in ih_v6_0_sw_init()
Dnavi10_ih.c66 if (adev->irq.ih1.ring_size) { in navi10_ih_init_register_offset()
67 ih_regs = &adev->irq.ih1.ih_regs; in navi10_ih_init_register_offset()
198 struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2}; in navi10_ih_toggle_interrupts()
279 if (ih == &adev->irq.ih1) in navi10_ih_enable_ring()
319 struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2}; in navi10_ih_irq_init()
575 adev->irq.ih1.ring_size = 0; in navi10_ih_sw_init()
Damdgpu_irq.h92 struct amdgpu_ih_ring ih, ih1, ih2, ih_soft; member
Damdgpu_irq.c213 amdgpu_ih_process(adev, &adev->irq.ih1); in amdgpu_irq_handle_ih1()
376 amdgpu_ih_ring_fini(adev, &adev->irq.ih1); in amdgpu_irq_fini_hw()
/Linux-v6.1/drivers/gpu/drm/amd/amdkfd/
Dkfd_svm.c2165 &pdd->dev->adev->irq.ih1); in svm_range_drain_retry_fault()