Home
last modified time | relevance | path

Searched refs:ecc_ctrl (Results 1 – 6 of 6) sorted by relevance

/Linux-v6.1/drivers/gpu/drm/amd/amdgpu/
Dumc_v8_10.c337 uint32_t ecc_ctrl_addr, ecc_ctrl; in umc_v8_10_query_ras_poison_mode_per_channel() local
341 ecc_ctrl = RREG32_PCIE((ecc_ctrl_addr + in umc_v8_10_query_ras_poison_mode_per_channel()
344 return REG_GET_FIELD(ecc_ctrl, UMCCH0_0_GeccCtrl, UCFatalEn); in umc_v8_10_query_ras_poison_mode_per_channel()
Dumc_v6_7.c523 uint32_t ecc_ctrl_addr, ecc_ctrl; in umc_v6_7_query_ras_poison_mode_per_channel() local
527 ecc_ctrl = RREG32_PCIE((ecc_ctrl_addr + in umc_v6_7_query_ras_poison_mode_per_channel()
530 return REG_GET_FIELD(ecc_ctrl, UMCCH0_0_EccCtrl, UCFatalEn); in umc_v6_7_query_ras_poison_mode_per_channel()
/Linux-v6.1/drivers/mtd/nand/raw/
Drenesas-nand-controller.c205 u32 ecc_ctrl; member
312 writel_relaxed(rnand->ecc_ctrl, rnandc->regs + ECC_CTRL_REG); in rnandc_select_target()
1036 rnand->ecc_ctrl |= ECC_CTRL_CAP_2B; in rnandc_hw_ecc_controller_init()
1040 rnand->ecc_ctrl |= ECC_CTRL_CAP_4B; in rnandc_hw_ecc_controller_init()
1044 rnand->ecc_ctrl |= ECC_CTRL_CAP_8B; in rnandc_hw_ecc_controller_init()
1048 rnand->ecc_ctrl |= ECC_CTRL_CAP_16B; in rnandc_hw_ecc_controller_init()
1052 rnand->ecc_ctrl |= ECC_CTRL_CAP_24B; in rnandc_hw_ecc_controller_init()
1056 rnand->ecc_ctrl |= ECC_CTRL_CAP_32B; in rnandc_hw_ecc_controller_init()
1063 rnand->ecc_ctrl |= ECC_CTRL_ERR_THRESHOLD(chip->ecc.strength); in rnandc_hw_ecc_controller_init()
/Linux-v6.1/drivers/edac/
Damd64_edac.h348 u32 ecc_ctrl; /* DRAM ECC Control reg */ member
Dpnd2_edac.c415 static struct d_cr_ecc_ctrl ecc_ctrl[DNV_NUM_CHANNELS]; variable
471 if (RD_REGP(&ecc_ctrl[i], d_cr_ecc_ctrl, dnv_dports[i]) || in dnv_get_registers()
1079 if (DIMMS_PRESENT(d) && !ecc_ctrl[ch].eccen) { in check_unit()
Damd64_edac.c1428 edac_dbg(1, "UMC%d ECC ctrl: 0x%x\n", i, umc->ecc_ctrl); in __dump_misc_regs_df()
3398 if (pvt->umc[i].ecc_ctrl & BIT(9)) { in determine_ecc_sym_sz()
3401 } else if (pvt->umc[i].ecc_ctrl & BIT(7)) { in determine_ecc_sym_sz()
3439 amd_smn_read(nid, umc_base + UMCCH_ECC_CTRL, &umc->ecc_ctrl); in __read_mc_regs_df()