Home
last modified time | relevance | path

Searched refs:UVD_MPC_SET_MUXB0__VARB_1__SHIFT (Results 1 – 17 of 17) sorted by relevance

/Linux-v6.1/drivers/gpu/drm/amd/include/asic_reg/uvd/
Duvd_7_0_sh_mask.h617 #define UVD_MPC_SET_MUXB0__VARB_1__SHIFT macro
Duvd_3_1_sh_mask.h496 #define UVD_MPC_SET_MUXB0__VARB_1__SHIFT 0x6 macro
Duvd_4_0_sh_mask.h515 #define UVD_MPC_SET_MUXB0__VARB_1__SHIFT 0x00000006 macro
Duvd_4_2_sh_mask.h500 #define UVD_MPC_SET_MUXB0__VARB_1__SHIFT 0x6 macro
Duvd_5_0_sh_mask.h532 #define UVD_MPC_SET_MUXB0__VARB_1__SHIFT 0x6 macro
Duvd_6_0_sh_mask.h534 #define UVD_MPC_SET_MUXB0__VARB_1__SHIFT 0x6 macro
/Linux-v6.1/drivers/gpu/drm/amd/include/asic_reg/vcn/
Dvcn_1_0_sh_mask.h1124 #define UVD_MPC_SET_MUXB0__VARB_1__SHIFT macro
Dvcn_2_5_sh_mask.h2865 #define UVD_MPC_SET_MUXB0__VARB_1__SHIFT macro
Dvcn_2_0_0_sh_mask.h2630 #define UVD_MPC_SET_MUXB0__VARB_1__SHIFT macro
Dvcn_2_6_0_sh_mask.h2857 #define UVD_MPC_SET_MUXB0__VARB_1__SHIFT macro
Dvcn_3_0_0_sh_mask.h3938 #define UVD_MPC_SET_MUXB0__VARB_1__SHIFT macro
Dvcn_4_0_0_sh_mask.h4188 #define UVD_MPC_SET_MUXB0__VARB_1__SHIFT macro
/Linux-v6.1/drivers/gpu/drm/amd/amdgpu/
Dvcn_v4_0.c920 ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) | in vcn_v4_0_start_dpg_mode()
1059 ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) | in vcn_v4_0_start()
Dvcn_v1_0.c834 ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) | in vcn_v1_0_start_spg_mode()
1017 ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) | in vcn_v1_0_start_dpg_mode()
Dvcn_v2_0.c848 ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) | in vcn_v2_0_start_dpg_mode()
983 ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) | in vcn_v2_0_start()
Dvcn_v2_5.c830 ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) | in vcn_v2_5_start_dpg_mode()
984 ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) | in vcn_v2_5_start()
Dvcn_v3_0.c996 ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) | in vcn_v3_0_start_dpg_mode()
1162 ((0x1 << UVD_MPC_SET_MUXB0__VARB_1__SHIFT) | in vcn_v3_0_start()