Home
last modified time | relevance | path

Searched refs:DRAM_PHYS_BASE (Results 1 – 12 of 12) sorted by relevance

/Linux-v6.1/drivers/misc/habanalabs/include/goya/
Dgoya.h24 #define DRAM_PHYS_BASE 0x0ull macro
/Linux-v6.1/drivers/misc/habanalabs/include/gaudi/
Dgaudi.h32 #define DRAM_PHYS_BASE 0x0ull macro
/Linux-v6.1/drivers/misc/habanalabs/include/gaudi2/
Dgaudi2.h43 #define DRAM_PHYS_BASE 0x1001000000000000ull macro
/Linux-v6.1/drivers/misc/habanalabs/gaudi/
DgaudiP.h133 #define CPU_FW_IMAGE_ADDR DRAM_PHYS_BASE
Dgaudi.c600 prop->dram_base_address = DRAM_PHYS_BASE; in gaudi_set_fixed_properties()
780 inbound_region.addr = DRAM_PHYS_BASE; in gaudi_init_iatu()
1827 region->region_base = DRAM_PHYS_BASE; in gaudi_set_pci_memory_regions()
3993 gaudi->hbm_bar_cur_addr = DRAM_PHYS_BASE; in gaudi_hw_init()
3999 if (gaudi_set_hbm_bar_base(hdev, DRAM_PHYS_BASE) == U64_MAX) { in gaudi_hw_init()
Dgaudi_security.c12934 u32 dram_addr_lo = lower_32_bits(DRAM_PHYS_BASE); in gaudi_init_range_registers_hbw()
12935 u32 dram_addr_hi = upper_32_bits(DRAM_PHYS_BASE); in gaudi_init_range_registers_hbw()
/Linux-v6.1/drivers/misc/habanalabs/goya/
DgoyaP.h71 #define CPU_FW_IMAGE_ADDR DRAM_PHYS_BASE
Dgoya.c398 prop->dram_base_address = DRAM_PHYS_BASE; in goya_set_fixed_properties()
578 inbound_region.addr = DRAM_PHYS_BASE; in goya_init_iatu()
951 region->region_base = DRAM_PHYS_BASE; in goya_set_pci_memory_regions()
976 goya->ddr_bar_cur_addr = DRAM_PHYS_BASE; in goya_sw_init()
2612 if (goya_set_ddr_bar_base(hdev, DRAM_PHYS_BASE) == U64_MAX) { in goya_init_cpu()
2808 goya_set_ddr_bar_base(hdev, DRAM_PHYS_BASE); in goya_hw_fini()
Dgoya_security.c2384 u32 dram_addr_lo = lower_32_bits(DRAM_PHYS_BASE); in goya_init_security()
2385 u32 dram_addr_hi = upper_32_bits(DRAM_PHYS_BASE); in goya_init_security()
/Linux-v6.1/drivers/misc/habanalabs/gaudi2/
Dgaudi2P.h119 #define CPU_FW_IMAGE_ADDR DRAM_PHYS_BASE
Dgaudi2.c1846 prop->dram_base_address = DRAM_PHYS_BASE; in gaudi2_set_dram_properties()
1850 prop->dram_user_base_address = DRAM_PHYS_BASE + prop->dram_page_size; in gaudi2_set_dram_properties()
2169 inbound_region.addr = DRAM_PHYS_BASE; in gaudi2_init_iatu()
2911 region->region_base = DRAM_PHYS_BASE; in gaudi2_set_pci_memory_regions()
5253 gaudi2->dram_bar_cur_addr = DRAM_PHYS_BASE; in gaudi2_hw_init()
5259 if (gaudi2_set_hbm_bar_base(hdev, DRAM_PHYS_BASE) == U64_MAX) { in gaudi2_hw_init()
9797 if (hl_mem_area_inside_range(raw_addr, sizeof(raw_addr), DRAM_PHYS_BASE, in gaudi2_mmu_scramble_addr()
9817 if (hl_mem_area_inside_range(scrambled_addr, sizeof(scrambled_addr), DRAM_PHYS_BASE, in gaudi2_mmu_descramble_addr()
Dgaudi2_security.c3166 rr_cfg.min = hdev->asic_funcs->scramble_addr(hdev, DRAM_PHYS_BASE); in gaudi2_init_mmu_range_registers()