Searched refs:stable_pstate_sclk (Results 1 – 3 of 3) sorted by relevance
689 unsigned long stable_pstate_sclk; in smu8_update_sclk_limit() local721 stable_pstate_sclk = (hwmgr->dyn_state.max_clock_voltage_on_ac.mclk * in smu8_update_sclk_limit()724 if (clock < stable_pstate_sclk) in smu8_update_sclk_limit()725 clock = stable_pstate_sclk; in smu8_update_sclk_limit()
2901 int32_t stable_pstate_sclk = 0, stable_pstate_mclk = 0; in smu7_apply_state_adjust_rules() local2930 stable_pstate_sclk = (max_limits->sclk * 75) / 100; in smu7_apply_state_adjust_rules()2934 if (stable_pstate_sclk >= in smu7_apply_state_adjust_rules()2936 stable_pstate_sclk = in smu7_apply_state_adjust_rules()2943 stable_pstate_sclk = table_info->vdd_dep_on_sclk->entries[0].clk; in smu7_apply_state_adjust_rules()2947 minimum_clocks.engineClock = stable_pstate_sclk; in smu7_apply_state_adjust_rules()3004 smu7_ps->performance_levels[i].engine_clock = stable_pstate_sclk; in smu7_apply_state_adjust_rules()
3151 uint32_t stable_pstate_sclk = 0, stable_pstate_mclk = 0; in vega10_apply_state_adjust_rules() local3192 stable_pstate_sclk = (max_limits->sclk * in vega10_apply_state_adjust_rules()3197 if (stable_pstate_sclk >= in vega10_apply_state_adjust_rules()3199 stable_pstate_sclk = in vega10_apply_state_adjust_rules()3206 stable_pstate_sclk = table_info->vdd_dep_on_sclk->entries[0].clk; in vega10_apply_state_adjust_rules()3210 minimum_clocks.engineClock = stable_pstate_sclk; in vega10_apply_state_adjust_rules()3275 vega10_ps->performance_levels[i].gfx_clock = stable_pstate_sclk; in vega10_apply_state_adjust_rules()