Home
last modified time | relevance | path

Searched refs:mmUVD_UDEC_DBW_ADDR_CONFIG (Results 1 – 12 of 12) sorted by relevance

/Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/uvd/
Duvd_4_0_d.h87 #define mmUVD_UDEC_DBW_ADDR_CONFIG 0x3BD5 macro
Duvd_4_2_d.h36 #define mmUVD_UDEC_DBW_ADDR_CONFIG 0x3bd5 macro
Duvd_5_0_d.h36 #define mmUVD_UDEC_DBW_ADDR_CONFIG 0x3bd5 macro
Duvd_6_0_d.h36 #define mmUVD_UDEC_DBW_ADDR_CONFIG 0x3bd5 macro
Duvd_7_0_offset.h64 #define mmUVD_UDEC_DBW_ADDR_CONFIG macro
/Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/vcn/
Dvcn_1_0_offset.h152 #define mmUVD_UDEC_DBW_ADDR_CONFIG macro
/Linux-v5.4/drivers/gpu/drm/amd/amdgpu/
Duvd_v4_2.c573 WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config); in uvd_v4_2_mc_resume()
Duvd_v5_0.c282 WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config); in uvd_v5_0_mc_resume()
Dvcn_v1_0.c339 WREG32_SOC15(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG, in vcn_v1_0_mc_resume_spg_mode()
415 WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG, in vcn_v1_0_mc_resume_dpg_mode()
Duvd_v6_0.c608 WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config); in uvd_v6_0_mc_resume()
Duvd_v7_0.c701 WREG32_SOC15(UVD, i, mmUVD_UDEC_DBW_ADDR_CONFIG, in uvd_v7_0_mc_resume()
Dgfx_v6_0.c1724 WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config); in gfx_v6_0_constants_init()