Home
last modified time | relevance | path

Searched refs:mmUVD_MPC_CNTL (Results 1 – 11 of 11) sorted by relevance

/Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/uvd/
Duvd_4_0_d.h53 #define mmUVD_MPC_CNTL 0x3D77 macro
Duvd_4_2_d.h53 #define mmUVD_MPC_CNTL 0x3d77 macro
Duvd_5_0_d.h59 #define mmUVD_MPC_CNTL 0x3d77 macro
Duvd_6_0_d.h75 #define mmUVD_MPC_CNTL 0x3d77 macro
/Linux-v5.4/drivers/gpu/drm/amd/amdgpu/
Duvd_v4_2.c290 tmp = RREG32(mmUVD_MPC_CNTL); in uvd_v4_2_start()
291 WREG32(mmUVD_MPC_CNTL, tmp | 0x10); in uvd_v4_2_start()
Dvcn_v2_5.c755 tmp = RREG32_SOC15(UVD, i, mmUVD_MPC_CNTL); in vcn_v2_5_start()
758 WREG32_SOC15(VCN, i, mmUVD_MPC_CNTL, tmp); in vcn_v2_5_start()
Dvcn_v2_0.c971 UVD, 0, mmUVD_MPC_CNTL), in vcn_v2_0_start_dpg_mode()
1097 tmp = RREG32_SOC15(UVD, 0, mmUVD_MPC_CNTL); in vcn_v2_0_start()
1100 WREG32_SOC15(VCN, 0, mmUVD_MPC_CNTL, tmp); in vcn_v2_0_start()
Dvcn_v1_0.c818 tmp = RREG32_SOC15(UVD, 0, mmUVD_MPC_CNTL); in vcn_v1_0_start_spg_mode()
821 WREG32_SOC15(UVD, 0, mmUVD_MPC_CNTL, tmp); in vcn_v1_0_start_spg_mode()
1018 WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MPC_CNTL, in vcn_v1_0_start_dpg_mode()
/Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/vcn/
Dvcn_1_0_offset.h344 #define mmUVD_MPC_CNTL macro
Dvcn_2_5_offset.h745 #define mmUVD_MPC_CNTL macro
Dvcn_2_0_0_offset.h592 #define mmUVD_MPC_CNTL macro