Searched refs:mmUVD_MPC_CNTL (Results 1 – 11 of 11) sorted by relevance
| /Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
| D | uvd_4_0_d.h | 53 #define mmUVD_MPC_CNTL 0x3D77 macro
|
| D | uvd_4_2_d.h | 53 #define mmUVD_MPC_CNTL 0x3d77 macro
|
| D | uvd_5_0_d.h | 59 #define mmUVD_MPC_CNTL 0x3d77 macro
|
| D | uvd_6_0_d.h | 75 #define mmUVD_MPC_CNTL 0x3d77 macro
|
| /Linux-v5.4/drivers/gpu/drm/amd/amdgpu/ |
| D | uvd_v4_2.c | 290 tmp = RREG32(mmUVD_MPC_CNTL); in uvd_v4_2_start() 291 WREG32(mmUVD_MPC_CNTL, tmp | 0x10); in uvd_v4_2_start()
|
| D | vcn_v2_5.c | 755 tmp = RREG32_SOC15(UVD, i, mmUVD_MPC_CNTL); in vcn_v2_5_start() 758 WREG32_SOC15(VCN, i, mmUVD_MPC_CNTL, tmp); in vcn_v2_5_start()
|
| D | vcn_v2_0.c | 971 UVD, 0, mmUVD_MPC_CNTL), in vcn_v2_0_start_dpg_mode() 1097 tmp = RREG32_SOC15(UVD, 0, mmUVD_MPC_CNTL); in vcn_v2_0_start() 1100 WREG32_SOC15(VCN, 0, mmUVD_MPC_CNTL, tmp); in vcn_v2_0_start()
|
| D | vcn_v1_0.c | 818 tmp = RREG32_SOC15(UVD, 0, mmUVD_MPC_CNTL); in vcn_v1_0_start_spg_mode() 821 WREG32_SOC15(UVD, 0, mmUVD_MPC_CNTL, tmp); in vcn_v1_0_start_spg_mode() 1018 WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_MPC_CNTL, in vcn_v1_0_start_dpg_mode()
|
| /Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/vcn/ |
| D | vcn_1_0_offset.h | 344 #define mmUVD_MPC_CNTL … macro
|
| D | vcn_2_5_offset.h | 745 #define mmUVD_MPC_CNTL … macro
|
| D | vcn_2_0_0_offset.h | 592 #define mmUVD_MPC_CNTL … macro
|