Home
last modified time | relevance | path

Searched refs:mmUVD_CTX_INDEX (Results 1 – 11 of 11) sorted by relevance

/Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/uvd/
Duvd_4_0_d.h40 #define mmUVD_CTX_INDEX 0x3D28 macro
Duvd_4_2_d.h40 #define mmUVD_CTX_INDEX 0x3d28 macro
Duvd_5_0_d.h46 #define mmUVD_CTX_INDEX 0x3d28 macro
Duvd_6_0_d.h62 #define mmUVD_CTX_INDEX 0x3d28 macro
Duvd_7_0_offset.h140 #define mmUVD_CTX_INDEX macro
/Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/vcn/
Dvcn_1_0_offset.h300 #define mmUVD_CTX_INDEX macro
Dvcn_2_5_offset.h591 #define mmUVD_CTX_INDEX macro
Dvcn_2_0_0_offset.h500 #define mmUVD_CTX_INDEX macro
/Linux-v5.4/drivers/gpu/drm/amd/amdgpu/
Dcik.c129 WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff)); in cik_uvd_ctx_rreg()
140 WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff)); in cik_uvd_ctx_wreg()
Dsoc15.c168 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX); in soc15_uvd_ctx_rreg()
182 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX); in soc15_uvd_ctx_wreg()
Dvi.c164 WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff)); in vi_uvd_ctx_rreg()
175 WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff)); in vi_uvd_ctx_wreg()