| /Linux-v5.4/drivers/gpu/drm/amd/amdgpu/ |
| D | vce_v3_0.c | 85 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0)); in vce_v3_0_ring_get_rptr() 87 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1)); in vce_v3_0_ring_get_rptr() 96 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT); in vce_v3_0_ring_get_rptr() 117 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0)); in vce_v3_0_ring_get_wptr() 119 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1)); in vce_v3_0_ring_get_wptr() 128 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT); in vce_v3_0_ring_get_wptr() 148 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0)); in vce_v3_0_ring_set_wptr() 150 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1)); in vce_v3_0_ring_set_wptr() 159 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT); in vce_v3_0_ring_set_wptr() 275 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(idx)); in vce_v3_0_start() [all …]
|
| D | mxgpu_vi.c | 48 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 78 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 125 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 133 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 139 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 169 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 268 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
|
| D | si.c | 423 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 448 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 552 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 577 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 650 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 675 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 750 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 775 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 830 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 855 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
|
| D | soc15_common.h | 104 …uint32_t grbm_idx = adev->reg_offset[GC_HWIP][0][mmGRBM_GFX_INDEX_BASE_IDX] + mmGRBM_GFX_INDEX; \
|
| D | gfx_v8_0.c | 218 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 231 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 260 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 330 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 361 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 392 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 404 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 412 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 434 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 463 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, [all …]
|
| D | amdgpu_amdkfd_gfx_v7.c | 738 WREG32(mmGRBM_GFX_INDEX, gfx_index_val); in kgd_wave_control_execute() 747 WREG32(mmGRBM_GFX_INDEX, data); in kgd_wave_control_execute()
|
| D | amdgpu_amdkfd_gfx_v8.c | 717 WREG32(mmGRBM_GFX_INDEX, gfx_index_val); in kgd_wave_control_execute() 727 WREG32(mmGRBM_GFX_INDEX, data); in kgd_wave_control_execute()
|
| D | amdgpu_amdkfd_gfx_v9.c | 757 WREG32_SOC15_RLC_SHADOW(GC, 0, mmGRBM_GFX_INDEX, gfx_index_val); in kgd_gfx_v9_wave_control_execute() 767 WREG32_SOC15_RLC_SHADOW(GC, 0, mmGRBM_GFX_INDEX, data); in kgd_gfx_v9_wave_control_execute()
|
| D | amdgpu_amdkfd_gfx_v10.c | 890 WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_INDEX), gfx_index_val); in kgd_wave_control_execute() 900 WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_INDEX), data); in kgd_wave_control_execute()
|
| D | gfx_v9_0.c | 2402 WREG32_SOC15_RLC_SHADOW(GC, 0, mmGRBM_GFX_INDEX, data); in gfx_v9_0_select_se_sh() 4387 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xe0000000); in gfx_v9_0_do_edc_gpr_workarounds()
|
| D | gfx_v6_0.c | 1323 WREG32(mmGRBM_GFX_INDEX, data); in gfx_v6_0_select_se_sh()
|
| D | gfx_v7_0.c | 1610 WREG32(mmGRBM_GFX_INDEX, data); in gfx_v7_0_select_se_sh()
|
| D | gfx_v10_0.c | 1519 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data); in gfx_v10_0_select_se_sh()
|
| /Linux-v5.4/drivers/gpu/drm/amd/powerplay/hwmgr/ |
| D | vega10_powertune.c | 945 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data); in vega10_enable_cac_driving_se_didt_config() 960 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xE0000000); in vega10_enable_cac_driving_se_didt_config() 996 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data); in vega10_enable_psm_gc_didt_config() 1005 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xE0000000); in vega10_enable_psm_gc_didt_config() 1057 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data); in vega10_enable_se_edc_config() 1068 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xE0000000); in vega10_enable_se_edc_config() 1107 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data); in vega10_enable_psm_gc_edc_config() 1116 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xE0000000); in vega10_enable_psm_gc_edc_config() 1166 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xE0000000); in vega10_enable_se_edc_force_stall_config()
|
| D | smu7_powertune.c | 973 value2 = cgs_read_register(hwmgr->device, mmGRBM_GFX_INDEX); in smu7_enable_didt_config() 978 cgs_write_register(hwmgr->device, mmGRBM_GFX_INDEX, value); in smu7_enable_didt_config() 1005 cgs_write_register(hwmgr->device, mmGRBM_GFX_INDEX, value2); in smu7_enable_didt_config()
|
| /Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/gca/ |
| D | gfx_6_0_d.h | 750 #define mmGRBM_GFX_INDEX 0x200B macro
|
| D | gfx_7_0_d.h | 783 #define mmGRBM_GFX_INDEX 0xc200 macro
|
| D | gfx_7_2_d.h | 796 #define mmGRBM_GFX_INDEX 0xc200 macro
|
| D | gfx_8_1_d.h | 871 #define mmGRBM_GFX_INDEX 0xc200 macro
|
| D | gfx_8_0_d.h | 871 #define mmGRBM_GFX_INDEX 0xc200 macro
|
| /Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/gc/ |
| D | gc_9_0_offset.h | 4886 #define mmGRBM_GFX_INDEX … macro
|
| D | gc_9_1_offset.h | 5138 #define mmGRBM_GFX_INDEX … macro
|
| D | gc_9_2_1_offset.h | 5094 #define mmGRBM_GFX_INDEX … macro
|
| D | gc_10_1_0_offset.h | 7410 #define mmGRBM_GFX_INDEX … macro
|