/Linux-v5.4/drivers/edac/ |
D | amd76x_edac.c | 238 struct edac_mc_layer layers[2]; in amd76x_probe1() local 247 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in amd76x_probe1() 248 layers[0].size = AMD76X_NR_CSROWS; in amd76x_probe1() 249 layers[0].is_virt_csrow = true; in amd76x_probe1() 250 layers[1].type = EDAC_MC_LAYER_CHANNEL; in amd76x_probe1() 251 layers[1].size = 1; in amd76x_probe1() 252 layers[1].is_virt_csrow = false; in amd76x_probe1() 253 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, 0); in amd76x_probe1()
|
D | pasemi_edac.c | 183 struct edac_mc_layer layers[2]; in pasemi_edac_probe() local 200 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in pasemi_edac_probe() 201 layers[0].size = PASEMI_EDAC_NR_CSROWS; in pasemi_edac_probe() 202 layers[0].is_virt_csrow = true; in pasemi_edac_probe() 203 layers[1].type = EDAC_MC_LAYER_CHANNEL; in pasemi_edac_probe() 204 layers[1].size = PASEMI_EDAC_NR_CHANS; in pasemi_edac_probe() 205 layers[1].is_virt_csrow = false; in pasemi_edac_probe() 206 mci = edac_mc_alloc(system_mmc_id++, ARRAY_SIZE(layers), layers, in pasemi_edac_probe()
|
D | highbank_mc_edac.c | 148 struct edac_mc_layer layers[2]; in highbank_mc_probe() local 162 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in highbank_mc_probe() 163 layers[0].size = 1; in highbank_mc_probe() 164 layers[0].is_virt_csrow = true; in highbank_mc_probe() 165 layers[1].type = EDAC_MC_LAYER_CHANNEL; in highbank_mc_probe() 166 layers[1].size = 1; in highbank_mc_probe() 167 layers[1].is_virt_csrow = false; in highbank_mc_probe() 168 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, in highbank_mc_probe()
|
D | i82860_edac.c | 188 struct edac_mc_layer layers[2]; in i82860_probe1() local 201 layers[0].type = EDAC_MC_LAYER_CHANNEL; in i82860_probe1() 202 layers[0].size = 2; in i82860_probe1() 203 layers[0].is_virt_csrow = true; in i82860_probe1() 204 layers[1].type = EDAC_MC_LAYER_SLOT; in i82860_probe1() 205 layers[1].size = 8; in i82860_probe1() 206 layers[1].is_virt_csrow = true; in i82860_probe1() 207 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, 0); in i82860_probe1()
|
D | r82600_edac.c | 272 struct edac_mc_layer layers[2]; in r82600_probe1() local 286 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in r82600_probe1() 287 layers[0].size = R82600_NR_CSROWS; in r82600_probe1() 288 layers[0].is_virt_csrow = true; in r82600_probe1() 289 layers[1].type = EDAC_MC_LAYER_CHANNEL; in r82600_probe1() 290 layers[1].size = R82600_NR_CHANS; in r82600_probe1() 291 layers[1].is_virt_csrow = false; in r82600_probe1() 292 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, 0); in r82600_probe1()
|
D | cell_edac.c | 172 struct edac_mc_layer layers[2]; in cell_edac_probe() local 202 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in cell_edac_probe() 203 layers[0].size = 1; in cell_edac_probe() 204 layers[0].is_virt_csrow = true; in cell_edac_probe() 205 layers[1].type = EDAC_MC_LAYER_CHANNEL; in cell_edac_probe() 206 layers[1].size = num_chans; in cell_edac_probe() 207 layers[1].is_virt_csrow = false; in cell_edac_probe() 208 mci = edac_mc_alloc(pdev->id, ARRAY_SIZE(layers), layers, in cell_edac_probe()
|
D | i3200_edac.c | 341 struct edac_mc_layer layers[2]; in i3200_probe1() local 356 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in i3200_probe1() 357 layers[0].size = I3200_DIMMS; in i3200_probe1() 358 layers[0].is_virt_csrow = true; in i3200_probe1() 359 layers[1].type = EDAC_MC_LAYER_CHANNEL; in i3200_probe1() 360 layers[1].size = nr_channels; in i3200_probe1() 361 layers[1].is_virt_csrow = false; in i3200_probe1() 362 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, in i3200_probe1() 395 struct dimm_info *dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms, in i3200_probe1()
|
D | aspeed_edac.c | 282 struct edac_mc_layer layers[2]; in aspeed_probe() local 312 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in aspeed_probe() 313 layers[0].size = 1; in aspeed_probe() 314 layers[0].is_virt_csrow = true; in aspeed_probe() 315 layers[1].type = EDAC_MC_LAYER_CHANNEL; in aspeed_probe() 316 layers[1].size = 1; in aspeed_probe() 317 layers[1].is_virt_csrow = false; in aspeed_probe() 319 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, 0); in aspeed_probe()
|
D | i82443bxgx_edac.c | 235 struct edac_mc_layer layers[2]; in i82443bxgx_edacmc_probe1() local 249 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in i82443bxgx_edacmc_probe1() 250 layers[0].size = I82443BXGX_NR_CSROWS; in i82443bxgx_edacmc_probe1() 251 layers[0].is_virt_csrow = true; in i82443bxgx_edacmc_probe1() 252 layers[1].type = EDAC_MC_LAYER_CHANNEL; in i82443bxgx_edacmc_probe1() 253 layers[1].size = I82443BXGX_NR_CHANS; in i82443bxgx_edacmc_probe1() 254 layers[1].is_virt_csrow = false; in i82443bxgx_edacmc_probe1() 255 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, 0); in i82443bxgx_edacmc_probe1()
|
D | i3000_edac.c | 314 struct edac_mc_layer layers[2]; in i3000_probe1() local 357 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in i3000_probe1() 358 layers[0].size = I3000_RANKS / nr_channels; in i3000_probe1() 359 layers[0].is_virt_csrow = true; in i3000_probe1() 360 layers[1].type = EDAC_MC_LAYER_CHANNEL; in i3000_probe1() 361 layers[1].size = nr_channels; in i3000_probe1() 362 layers[1].is_virt_csrow = false; in i3000_probe1() 363 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, 0); in i3000_probe1()
|
D | i82875p_edac.c | 392 struct edac_mc_layer layers[2]; in i82875p_probe1() local 407 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in i82875p_probe1() 408 layers[0].size = I82875P_NR_CSROWS(nr_chans); in i82875p_probe1() 409 layers[0].is_virt_csrow = true; in i82875p_probe1() 410 layers[1].type = EDAC_MC_LAYER_CHANNEL; in i82875p_probe1() 411 layers[1].size = nr_chans; in i82875p_probe1() 412 layers[1].is_virt_csrow = false; in i82875p_probe1() 413 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(*pvt)); in i82875p_probe1()
|
D | x38_edac.c | 323 struct edac_mc_layer layers[2]; in x38_probe1() local 339 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in x38_probe1() 340 layers[0].size = X38_RANKS; in x38_probe1() 341 layers[0].is_virt_csrow = true; in x38_probe1() 342 layers[1].type = EDAC_MC_LAYER_CHANNEL; in x38_probe1() 343 layers[1].size = x38_channel_num; in x38_probe1() 344 layers[1].is_virt_csrow = false; in x38_probe1() 345 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, 0); in x38_probe1()
|
D | ie31200_edac.c | 399 struct edac_mc_layer layers[2]; in ie31200_probe1() local 419 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in ie31200_probe1() 420 layers[0].size = IE31200_DIMMS; in ie31200_probe1() 421 layers[0].is_virt_csrow = true; in ie31200_probe1() 422 layers[1].type = EDAC_MC_LAYER_CHANNEL; in ie31200_probe1() 423 layers[1].size = nr_channels; in ie31200_probe1() 424 layers[1].is_virt_csrow = false; in ie31200_probe1() 425 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, in ie31200_probe1() 493 dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms, in ie31200_probe1() 506 dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms, in ie31200_probe1()
|
D | octeon_edac-lmc.c | 228 struct edac_mc_layer layers[1]; in octeon_lmc_edac_probe() local 233 layers[0].type = EDAC_MC_LAYER_CHANNEL; in octeon_lmc_edac_probe() 234 layers[0].size = 1; in octeon_lmc_edac_probe() 235 layers[0].is_virt_csrow = false; in octeon_lmc_edac_probe() 246 mci = edac_mc_alloc(mc, ARRAY_SIZE(layers), layers, sizeof(struct octeon_lmc_pvt)); in octeon_lmc_edac_probe() 278 mci = edac_mc_alloc(mc, ARRAY_SIZE(layers), layers, sizeof(struct octeon_lmc_pvt)); in octeon_lmc_edac_probe()
|
D | edac_mc.c | 126 edac_layer_name[mci->layers[i].type], in edac_dimm_info_location() 307 struct edac_mc_layer *layers, in edac_mc_alloc() argument 329 tot_dimms *= layers[i].size; in edac_mc_alloc() 330 if (layers[i].is_virt_csrow) in edac_mc_alloc() 331 tot_csrows *= layers[i].size; in edac_mc_alloc() 333 tot_channels *= layers[i].size; in edac_mc_alloc() 335 if (layers[i].type == EDAC_MC_LAYER_CHIP_SELECT) in edac_mc_alloc() 347 count *= layers[i].size; in edac_mc_alloc() 383 mci->layers = layer; in edac_mc_alloc() 384 memcpy(mci->layers, layers, sizeof(*layer) * n_layers); in edac_mc_alloc() [all …]
|
D | e7xxx_edac.c | 425 struct edac_mc_layer layers[2]; in e7xxx_probe1() local 444 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in e7xxx_probe1() 445 layers[0].size = E7XXX_NR_CSROWS; in e7xxx_probe1() 446 layers[0].is_virt_csrow = true; in e7xxx_probe1() 447 layers[1].type = EDAC_MC_LAYER_CHANNEL; in e7xxx_probe1() 448 layers[1].size = drc_chan + 1; in e7xxx_probe1() 449 layers[1].is_virt_csrow = false; in e7xxx_probe1() 450 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(*pvt)); in e7xxx_probe1()
|
D | i82975x_edac.c | 468 struct edac_mc_layer layers[2]; in i82975x_probe1() local 541 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in i82975x_probe1() 542 layers[0].size = I82975X_NR_DIMMS; in i82975x_probe1() 543 layers[0].is_virt_csrow = true; in i82975x_probe1() 544 layers[1].type = EDAC_MC_LAYER_CHANNEL; in i82975x_probe1() 545 layers[1].size = I82975X_NR_CSROWS(chans); in i82975x_probe1() 546 layers[1].is_virt_csrow = false; in i82975x_probe1() 547 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(*pvt)); in i82975x_probe1()
|
D | bluefield_edac.c | 246 struct edac_mc_layer layers[1]; in bluefield_edac_mc_probe() local 273 layers[0].type = EDAC_MC_LAYER_SLOT; in bluefield_edac_mc_probe() 274 layers[0].size = dimm_count; in bluefield_edac_mc_probe() 275 layers[0].is_virt_csrow = true; in bluefield_edac_mc_probe() 277 mci = edac_mc_alloc(mc_idx, ARRAY_SIZE(layers), layers, sizeof(*priv)); in bluefield_edac_mc_probe()
|
D | i7300_edac.c | 797 dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms, in i7300_init_csrows() 1025 struct edac_mc_layer layers[3]; in i7300_init_one() local 1043 layers[0].type = EDAC_MC_LAYER_BRANCH; in i7300_init_one() 1044 layers[0].size = MAX_BRANCHES; in i7300_init_one() 1045 layers[0].is_virt_csrow = false; in i7300_init_one() 1046 layers[1].type = EDAC_MC_LAYER_CHANNEL; in i7300_init_one() 1047 layers[1].size = MAX_CH_PER_BRANCH; in i7300_init_one() 1048 layers[1].is_virt_csrow = true; in i7300_init_one() 1049 layers[2].type = EDAC_MC_LAYER_SLOT; in i7300_init_one() 1050 layers[2].size = MAX_SLOTS; in i7300_init_one() [all …]
|
D | fsl_ddr_edac.c | 479 struct edac_mc_layer layers[2]; in fsl_mc_err_probe() local 488 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; in fsl_mc_err_probe() 489 layers[0].size = 4; in fsl_mc_err_probe() 490 layers[0].is_virt_csrow = true; in fsl_mc_err_probe() 491 layers[1].type = EDAC_MC_LAYER_CHANNEL; in fsl_mc_err_probe() 492 layers[1].size = 1; in fsl_mc_err_probe() 493 layers[1].is_virt_csrow = false; in fsl_mc_err_probe() 494 mci = edac_mc_alloc(edac_mc_idx, ARRAY_SIZE(layers), layers, in fsl_mc_err_probe()
|
D | i5400_edac.c | 1190 for (channel = 0; channel < mci->layers[0].size * mci->layers[1].size; in i5400_init_dimms() 1192 for (slot = 0; slot < mci->layers[2].size; slot++) { in i5400_init_dimms() 1199 dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms, mci->n_layers, in i5400_init_dimms() 1266 struct edac_mc_layer layers[3]; in i5400_probe1() local 1284 layers[0].type = EDAC_MC_LAYER_BRANCH; in i5400_probe1() 1285 layers[0].size = MAX_BRANCHES; in i5400_probe1() 1286 layers[0].is_virt_csrow = false; in i5400_probe1() 1287 layers[1].type = EDAC_MC_LAYER_CHANNEL; in i5400_probe1() 1288 layers[1].size = CHANNELS_PER_BRANCH; in i5400_probe1() 1289 layers[1].is_virt_csrow = false; in i5400_probe1() [all …]
|
D | ghes_edac.c | 101 struct dimm_info *dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms, in ghes_edac_dmidecode() 462 struct edac_mc_layer layers[1]; in ghes_edac_register() local 490 layers[0].type = EDAC_MC_LAYER_ALL_MEM; in ghes_edac_register() 491 layers[0].size = num_dimm; in ghes_edac_register() 492 layers[0].is_virt_csrow = true; in ghes_edac_register() 494 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(struct ghes_edac_pvt)); in ghes_edac_register() 530 struct dimm_info *dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms, in ghes_edac_register()
|
/Linux-v5.4/drivers/media/dvb-frontends/ |
D | tc90522.c | 201 int layers; in tc90522s_get_frontend() local 209 layers = 0; in tc90522s_get_frontend() 236 layers = (v > 0) ? 2 : 1; in tc90522s_get_frontend() 284 stats->len = layers; in tc90522s_get_frontend() 287 for (i = 0; i < layers; i++) in tc90522s_get_frontend() 290 for (i = 0; i < layers; i++) { in tc90522s_get_frontend() 298 stats->len = layers; in tc90522s_get_frontend() 300 for (i = 0; i < layers; i++) in tc90522s_get_frontend() 303 for (i = 0; i < layers; i++) { in tc90522s_get_frontend() 336 int layers; in tc90522t_get_frontend() local [all …]
|
/Linux-v5.4/include/linux/ |
D | edac.h | 392 #define EDAC_DIMM_OFF(layers, nlayers, layer0, layer1, layer2) ({ \ argument 397 __i = (layer1) + ((layers[1]).size * (layer0)); \ 399 __i = (layer2) + ((layers[2]).size * ((layer1) + \ 400 ((layers[1]).size * (layer0)))); \ 427 #define EDAC_DIMM_PTR(layers, var, nlayers, layer0, layer1, layer2) ({ \ argument 429 int ___i = EDAC_DIMM_OFF(layers, nlayers, layer0, layer1, layer2); \ 612 struct edac_mc_layer *layers; member
|
/Linux-v5.4/drivers/parisc/ |
D | pdc_stable.c | 359 for (i = 0; i < 6 && devpath->layers[i]; i++) in pdcspath_layer_read() 360 out += sprintf(out, "%u ", devpath->layers[i]); in pdcspath_layer_read() 382 unsigned int layers[6]; /* device-specific info (ctlr#, unit#, ...) */ in pdcspath_layer_write() local 395 memset(&layers, 0, sizeof(layers)); in pdcspath_layer_write() 400 layers[0] = simple_strtoul(in, NULL, 10); in pdcspath_layer_write() 401 DPRINTK("%s: layer[0]: %d\n", __func__, layers[0]); in pdcspath_layer_write() 407 layers[i] = simple_strtoul(temp, NULL, 10); in pdcspath_layer_write() 408 DPRINTK("%s: layer[%d]: %d\n", __func__, i, layers[i]); in pdcspath_layer_write() 416 memcpy(&entry->devpath.layers, &layers, sizeof(layers)); in pdcspath_layer_write()
|