1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * R8A7790 processor support
4  *
5  * Copyright (C) 2013  Renesas Electronics Corporation
6  * Copyright (C) 2013  Magnus Damm
7  * Copyright (C) 2012  Renesas Solutions Corp.
8  * Copyright (C) 2012  Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
9  */
10 
11 #include <linux/errno.h>
12 #include <linux/io.h>
13 #include <linux/kernel.h>
14 #include <linux/sys_soc.h>
15 
16 #include "core.h"
17 #include "sh_pfc.h"
18 
19 /*
20  * All pins assigned to GPIO bank 3 can be used for SD interfaces in
21  * which case they support both 3.3V and 1.8V signalling.
22  */
23 #define CPU_ALL_GP(fn, sfx)						\
24 	PORT_GP_32(0, fn, sfx),						\
25 	PORT_GP_30(1, fn, sfx),						\
26 	PORT_GP_30(2, fn, sfx),						\
27 	PORT_GP_CFG_32(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE),		\
28 	PORT_GP_32(4, fn, sfx),						\
29 	PORT_GP_32(5, fn, sfx)
30 
31 #define CPU_ALL_NOGP(fn)		\
32 	PIN_NOGP(IIC0_SDA, "AF15", fn),	\
33 	PIN_NOGP(IIC0_SCL, "AG15", fn),	\
34 	PIN_NOGP(IIC3_SDA, "AH15", fn),	\
35 	PIN_NOGP(IIC3_SCL, "AJ15", fn)
36 
37 enum {
38 	PINMUX_RESERVED = 0,
39 
40 	PINMUX_DATA_BEGIN,
41 	GP_ALL(DATA),
42 	PINMUX_DATA_END,
43 
44 	PINMUX_FUNCTION_BEGIN,
45 	GP_ALL(FN),
46 
47 	/* GPSR0 */
48 	FN_IP0_2_0, FN_IP0_5_3, FN_IP0_8_6, FN_IP0_11_9, FN_IP0_15_12,
49 	FN_IP0_19_16, FN_IP0_22_20, FN_IP0_26_23, FN_IP0_30_27,
50 	FN_IP1_3_0, FN_IP1_7_4, FN_IP1_11_8, FN_IP1_14_12,
51 	FN_IP1_17_15, FN_IP1_21_18, FN_IP1_25_22, FN_IP1_27_26,
52 	FN_IP1_29_28, FN_IP2_2_0, FN_IP2_5_3, FN_IP2_8_6, FN_IP2_11_9,
53 	FN_IP2_14_12, FN_IP2_17_15, FN_IP2_21_18, FN_IP2_25_22,
54 	FN_IP2_28_26, FN_IP3_3_0, FN_IP3_7_4, FN_IP3_11_8,
55 	FN_IP3_14_12, FN_IP3_17_15,
56 
57 	/* GPSR1 */
58 	FN_IP3_19_18, FN_IP3_22_20, FN_IP3_25_23, FN_IP3_28_26,
59 	FN_IP3_31_29, FN_IP4_2_0, FN_IP4_5_3, FN_IP4_8_6, FN_IP4_11_9,
60 	FN_IP4_14_12, FN_IP4_17_15, FN_IP4_20_18, FN_IP4_23_21,
61 	FN_IP4_26_24, FN_IP4_29_27, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_9_6,
62 	FN_IP5_12_10, FN_IP5_14_13, FN_IP5_17_15, FN_IP5_20_18,
63 	FN_IP5_23_21, FN_IP5_26_24, FN_IP5_29_27, FN_IP6_2_0,
64 	FN_IP6_5_3, FN_IP6_8_6, FN_IP6_10_9, FN_IP6_13_11,
65 
66 	/* GPSR2 */
67 	FN_IP7_28_27, FN_IP7_30_29, FN_IP8_1_0, FN_IP8_3_2, FN_IP8_5_4,
68 	FN_IP8_7_6, FN_IP8_9_8, FN_IP8_11_10, FN_IP8_13_12, FN_IP8_15_14,
69 	FN_IP8_17_16, FN_IP8_19_18, FN_IP8_21_20, FN_IP8_23_22,
70 	FN_IP8_25_24, FN_IP8_26, FN_IP8_27, FN_VI1_DATA7_VI1_B7,
71 	FN_IP6_16_14, FN_IP6_19_17, FN_IP6_22_20, FN_IP6_25_23,
72 	FN_IP6_28_26, FN_IP6_31_29, FN_IP7_2_0, FN_IP7_5_3, FN_IP7_7_6,
73 	FN_IP7_9_8, FN_IP7_12_10, FN_IP7_15_13,
74 
75 	/* GPSR3 */
76 	FN_IP8_28, FN_IP8_30_29, FN_IP9_1_0, FN_IP9_3_2, FN_IP9_5_4,
77 	FN_IP9_7_6, FN_IP9_11_8, FN_IP9_15_12, FN_IP9_17_16, FN_IP9_19_18,
78 	FN_IP9_21_20, FN_IP9_23_22, FN_IP9_25_24, FN_IP9_27_26,
79 	FN_IP9_31_28, FN_IP10_3_0, FN_IP10_6_4, FN_IP10_10_7, FN_IP10_14_11,
80 	FN_IP10_18_15, FN_IP10_22_19, FN_IP10_25_23, FN_IP10_29_26,
81 	FN_IP11_3_0, FN_IP11_4, FN_IP11_6_5, FN_IP11_8_7, FN_IP11_10_9,
82 	FN_IP11_12_11, FN_IP11_14_13, FN_IP11_17_15, FN_IP11_21_18,
83 
84 	/* GPSR4 */
85 	FN_IP11_23_22, FN_IP11_26_24, FN_IP11_29_27, FN_IP11_31_30,
86 	FN_IP12_1_0, FN_IP12_3_2, FN_IP12_5_4, FN_IP12_7_6, FN_IP12_10_8,
87 	FN_IP12_13_11, FN_IP12_16_14, FN_IP12_19_17, FN_IP12_22_20,
88 	FN_IP12_24_23, FN_IP12_27_25, FN_IP12_30_28, FN_IP13_2_0,
89 	FN_IP13_6_3, FN_IP13_9_7, FN_IP13_12_10, FN_IP13_15_13,
90 	FN_IP13_18_16, FN_IP13_22_19, FN_IP13_25_23, FN_IP13_28_26,
91 	FN_IP13_30_29, FN_IP14_2_0, FN_IP14_5_3, FN_IP14_8_6, FN_IP14_11_9,
92 	FN_IP14_15_12, FN_IP14_18_16,
93 
94 	/* GPSR5 */
95 	FN_IP14_21_19, FN_IP14_24_22, FN_IP14_27_25, FN_IP14_30_28,
96 	FN_IP15_2_0, FN_IP15_5_3, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_13_12,
97 	FN_IP15_15_14, FN_IP15_17_16, FN_IP15_19_18, FN_IP15_22_20,
98 	FN_IP15_25_23, FN_IP15_27_26, FN_IP15_29_28, FN_IP16_2_0,
99 	FN_IP16_5_3, FN_USB0_PWEN, FN_USB0_OVC_VBUS, FN_IP16_6, FN_IP16_7,
100 	FN_USB2_PWEN, FN_USB2_OVC, FN_AVS1, FN_AVS2, FN_DU_DOTCLKIN0,
101 	FN_IP7_26_25, FN_DU_DOTCLKIN2, FN_IP7_18_16, FN_IP7_21_19, FN_IP7_24_22,
102 
103 	/* IPSR0 */
104 	FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
105 	FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5,
106 	FN_VI0_G5_B, FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2,
107 	FN_VI0_G6, FN_VI0_G6_B, FN_D3, FN_MSIOF3_TXD_B,
108 	FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B, FN_D4,
109 	FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
110 	FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B, FN_D5,
111 	FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
112 	FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B, FN_D6,
113 	FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
114 	FN_I2C2_SCL_C, FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
115 	FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C, FN_TCLK1,
116 	FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0,
117 	FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
118 
119 	/* IPSR1 */
120 	FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1,
121 	FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1, FN_D10,
122 	FN_SCIFA1_TXD_C, FN_AVB_TXD2,
123 	FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2, FN_D11,
124 	FN_SCIFA1_CTS_N_C, FN_AVB_TXD3,
125 	FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
126 	FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
127 	FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
128 	FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
129 	FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5, FN_D14,
130 	FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
131 	FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
132 	FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
133 	FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
134 	FN_A0, FN_PWM3, FN_A1, FN_PWM4,
135 
136 	/* IPSR2 */
137 	FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, FN_A3,
138 	FN_PWM6, FN_MSIOF1_SS2_B, FN_A4, FN_MSIOF1_TXD_B,
139 	FN_TPU0TO0, FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1,
140 	FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, FN_A7,
141 	FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
142 	FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
143 	FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
144 	FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
145 	FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
146 	FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
147 	FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B,
148 
149 	/* IPSR3 */
150 	FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
151 	FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B,
152 	FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
153 	FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
154 	FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
155 	FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
156 	FN_VI2_DATA5_VI2_B5_B, FN_A14, FN_SCIFB2_TXD_B,
157 	FN_ATACS11_N, FN_MSIOF2_SS1, FN_A15, FN_SCIFB2_SCK_B,
158 	FN_ATARD1_N, FN_MSIOF2_SS2, FN_A16, FN_ATAWR1_N,
159 	FN_A17, FN_AD_DO_B, FN_ATADIR1_N, FN_A18,
160 	FN_AD_CLK_B, FN_ATAG1_N, FN_A19, FN_AD_NCS_N_B,
161 	FN_ATACS01_N, FN_EX_WAIT0_B, FN_A20, FN_SPCLK,
162 	FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
163 
164 	/* IPSR4 */
165 	FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5,
166 	FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B,
167 	FN_VI2_G6, FN_A23, FN_IO2, FN_VI1_G7,
168 	FN_VI1_G7_B, FN_VI2_G7, FN_A24, FN_IO3,
169 	FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
170 	FN_VI2_CLKENB_B, FN_A25, FN_SSL, FN_VI1_G6,
171 	FN_VI1_G6_B, FN_VI2_FIELD, FN_VI2_FIELD_B, FN_CS0_N,
172 	FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
173 	FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
174 	FN_VI2_CLK, FN_VI2_CLK_B, FN_EX_CS0_N, FN_HRX1_B,
175 	FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0, FN_HTX0_B,
176 	FN_MSIOF0_SS1_B, FN_EX_CS1_N, FN_GPS_CLK,
177 	FN_HCTS1_N_B, FN_VI1_FIELD, FN_VI1_FIELD_B,
178 	FN_VI2_R1, FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
179 	FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2,
180 
181 	/* IPSR5 */
182 	FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
183 	FN_VI2_R3, FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
184 	FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
185 	FN_INTC_EN0_N, FN_I2C1_SCL, FN_EX_CS5_N, FN_CAN0_RX,
186 	FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N, FN_VI1_G2,
187 	FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
188 	FN_I2C1_SDA, FN_BS_N, FN_IETX, FN_HTX1_B,
189 	FN_CAN1_TX, FN_DRACK0, FN_IETX_C, FN_RD_N,
190 	FN_CAN0_TX, FN_SCIFA0_SCK_B, FN_RD_WR_N, FN_VI1_G3,
191 	FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
192 	FN_INTC_IRQ4_N, FN_WE0_N, FN_IECLK, FN_CAN_CLK,
193 	FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B,
194 	FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
195 	FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B,
196 	FN_IERX_C, FN_EX_WAIT0, FN_IRQ3, FN_INTC_IRQ3_N,
197 	FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
198 	FN_MSIOF0_SCK_B, FN_DREQ0_N, FN_VI1_HSYNC_N,
199 	FN_VI1_HSYNC_N_B, FN_VI2_R7, FN_SSI_SCK78_C,
200 	FN_SSI_WS78_B,
201 
202 	/* IPSR6 */
203 	FN_DACK0, FN_IRQ0, FN_INTC_IRQ0_N, FN_SSI_SCK6_B,
204 	FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C,
205 	FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
206 	FN_SSI_SDATA7_C, FN_SSI_SCK78_B, FN_DACK1, FN_IRQ1,
207 	FN_INTC_IRQ1_N, FN_SSI_WS6_B, FN_SSI_SDATA8_C,
208 	FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B,
209 	FN_MSIOF0_TXD_B, FN_DACK2, FN_IRQ2, FN_INTC_IRQ2_N,
210 	FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B,
211 	FN_ETH_CRS_DV, FN_STP_ISCLK_0_B,
212 	FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
213 	FN_I2C2_SCL_E, FN_ETH_RX_ER,
214 	FN_STP_ISD_0_B, FN_TS_SPSYNC0_D, FN_GLO_Q1_C,
215 	FN_IIC2_SDA_E, FN_I2C2_SDA_E, FN_ETH_RXD0,
216 	FN_STP_ISEN_0_B, FN_TS_SDAT0_D, FN_GLO_I0_C,
217 	FN_SCIFB1_SCK_G, FN_SCK1_E, FN_ETH_RXD1,
218 	FN_HRX0_E, FN_STP_ISSYNC_0_B,
219 	FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G,
220 	FN_RX1_E, FN_ETH_LINK, FN_HTX0_E,
221 	FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E,
222 	FN_ETH_REF_CLK, FN_HCTS0_N_E,
223 	FN_STP_IVCXO27_1_B, FN_HRX0_F,
224 
225 	/* IPSR7 */
226 	FN_ETH_MDIO, FN_HRTS0_N_E,
227 	FN_SIM0_D_C, FN_HCTS0_N_F, FN_ETH_TXD1,
228 	FN_HTX0_F, FN_BPFCLK_G,
229 	FN_ETH_TX_EN, FN_SIM0_CLK_C,
230 	FN_HRTS0_N_F, FN_ETH_MAGIC,
231 	FN_SIM0_RST_C, FN_ETH_TXD0,
232 	FN_STP_ISCLK_1_B, FN_TS_SDEN1_C, FN_GLO_SCLK_C,
233 	FN_ETH_MDC, FN_STP_ISD_1_B,
234 	FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, FN_PWM0,
235 	FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
236 	FN_GLO_SS_C, FN_PWM1, FN_SCIFA2_TXD_C,
237 	FN_STP_ISSYNC_1_B, FN_TS_SCK1_C, FN_GLO_RFON_C,
238 	FN_PCMOE_N, FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C,
239 	FN_PCMWE_N, FN_IECLK_C, FN_DU_DOTCLKIN1,
240 	FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, FN_VI0_CLK,
241 	FN_ATACS00_N, FN_AVB_RXD1,
242 	FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2,
243 
244 	/* IPSR8 */
245 	FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3,
246 	FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N,
247 	FN_AVB_RXD4, FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N,
248 	FN_AVB_RXD5, FN_VI0_DATA4_VI0_B4, FN_ATAG0_N,
249 	FN_AVB_RXD6, FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1,
250 	FN_AVB_RXD7, FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER,
251 	FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK,
252 	FN_VI1_CLK, FN_AVB_RX_DV,
253 	FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D,
254 	FN_AVB_CRS, FN_VI1_DATA1_VI1_B1,
255 	FN_SCIFA1_RXD_D, FN_AVB_MDC,
256 	FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO,
257 	FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D,
258 	FN_AVB_GTX_CLK, FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
259 	FN_AVB_MAGIC, FN_VI1_DATA5_VI1_B5,
260 	FN_AVB_PHY_INT, FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
261 	FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B, FN_SD0_CMD,
262 	FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B,
263 
264 	/* IPSR9 */
265 	FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B,
266 	FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B,
267 	FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B,
268 	FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B,
269 	FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
270 	FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
271 	FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, FN_SD0_WP,
272 	FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
273 	FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
274 	FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, FN_SD1_CLK,
275 	FN_AVB_TX_EN, FN_SD1_CMD,
276 	FN_AVB_TX_ER, FN_SCIFB0_SCK_B,
277 	FN_SD1_DAT0, FN_AVB_TX_CLK,
278 	FN_SCIFB0_RXD_B, FN_SD1_DAT1, FN_AVB_LINK,
279 	FN_SCIFB0_TXD_B, FN_SD1_DAT2,
280 	FN_AVB_COL, FN_SCIFB0_CTS_N_B,
281 	FN_SD1_DAT3, FN_AVB_RXD0,
282 	FN_SCIFB0_RTS_N_B, FN_SD1_CD, FN_MMC1_D6,
283 	FN_TS_SDEN1, FN_USB1_EXTP, FN_GLO_SS, FN_VI0_CLK_B,
284 	FN_IIC2_SCL_D, FN_I2C2_SCL_D, FN_SIM0_CLK_B,
285 	FN_VI3_CLK_B,
286 
287 	/* IPSR10 */
288 	FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
289 	FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
290 	FN_SIM0_D_B, FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
291 	FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
292 	FN_VI3_DATA0_B, FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
293 	FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
294 	FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
295 	FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
296 	FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
297 	FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
298 	FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B,
299 	FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
300 	FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
301 	FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B,
302 	FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
303 	FN_GLO_Q0_B, FN_VI3_DATA4_B, FN_SD2_DAT3,
304 	FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
305 	FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B,
306 	FN_VI3_DATA5_B, FN_SD2_CD, FN_MMC0_D4,
307 	FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
308 	FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
309 	FN_GLO_I0_B, FN_VI3_DATA6_B,
310 
311 	/* IPSR11 */
312 	FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
313 	FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
314 	FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B,
315 	FN_SD3_CLK, FN_MMC1_CLK, FN_SD3_CMD, FN_MMC1_CMD,
316 	FN_MTS_N, FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N,
317 	FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, FN_SD3_DAT2,
318 	FN_MMC1_D2, FN_SDATA, FN_SD3_DAT3, FN_MMC1_D3,
319 	FN_SCKZ, FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
320 	FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, FN_SD3_WP,
321 	FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
322 	FN_FMIN_E, FN_FMIN_F,
323 	FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B,
324 	FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B,
325 	FN_I2C2_SDA_B, FN_MLB_DAT,
326 	FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
327 	FN_SSI_SCK0129, FN_CAN_CLK_B,
328 	FN_MOUT0,
329 
330 	/* IPSR12 */
331 	FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1,
332 	FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2,
333 	FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5,
334 	FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
335 	FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
336 	FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, FN_SSI_WS34,
337 	FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
338 	FN_CAN_STEP0, FN_SSI_SDATA3, FN_STP_ISCLK_0,
339 	FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK,
340 	FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
341 	FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0,
342 	FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
343 	FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1,
344 	FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
345 	FN_CAN_DEBUGOUT2, FN_SSI_SCK5, FN_SCIFB1_SCK,
346 	FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
347 	FN_CAN_DEBUGOUT3, FN_SSI_WS5, FN_SCIFB1_RXD,
348 	FN_IECLK_B, FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
349 	FN_CAN_DEBUGOUT4,
350 
351 	/* IPSR13 */
352 	FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
353 	FN_LCDOUT2, FN_CAN_DEBUGOUT5, FN_SSI_SCK6,
354 	FN_SCIFB1_CTS_N, FN_BPFCLK_D,
355 	FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
356 	FN_BPFCLK_F, FN_SSI_WS6,
357 	FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
358 	FN_LCDOUT4, FN_CAN_DEBUGOUT7, FN_SSI_SDATA6,
359 	FN_FMIN_D, FN_DU2_DR5, FN_LCDOUT5,
360 	FN_CAN_DEBUGOUT8, FN_SSI_SCK78, FN_STP_IVCXO27_1,
361 	FN_SCK1, FN_SCIFA1_SCK, FN_DU2_DR6, FN_LCDOUT6,
362 	FN_CAN_DEBUGOUT9, FN_SSI_WS78, FN_STP_ISCLK_1,
363 	FN_SCIFB2_SCK, FN_SCIFA2_CTS_N, FN_DU2_DR7,
364 	FN_LCDOUT7, FN_CAN_DEBUGOUT10, FN_SSI_SDATA7,
365 	FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
366 	FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11,
367 	FN_BPFCLK_E, FN_SSI_SDATA7_B,
368 	FN_FMIN_G, FN_SSI_SDATA8,
369 	FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
370 	FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, FN_SSI_SDATA9,
371 	FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
372 	FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, FN_AUDIO_CLKA,
373 	FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14,
374 
375 	/* IPSR14 */
376 	FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
377 	FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
378 	FN_REMOCON, FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0,
379 	FN_MSIOF3_SS2, FN_DU2_DG2, FN_LCDOUT10, FN_IIC1_SDA_C,
380 	FN_I2C1_SDA_C, FN_SCIFA0_RXD, FN_HRX1, FN_RX0,
381 	FN_DU2_DR0, FN_LCDOUT0, FN_SCIFA0_TXD, FN_HTX1,
382 	FN_TX0, FN_DU2_DR1, FN_LCDOUT1, FN_SCIFA0_CTS_N,
383 	FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC, FN_DU2_DG3,
384 	FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
385 	FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
386 	FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B,
387 	FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
388 	FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE,
389 	FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
390 	FN_LCDOUT9, FN_SCIFA1_CTS_N, FN_AD_CLK,
391 	FN_CTS1_N, FN_MSIOF3_RXD, FN_DU0_DOTCLKOUT, FN_QCLK,
392 	FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
393 	FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
394 	FN_HRTS0_N_C,
395 
396 	/* IPSR15 */
397 	FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
398 	FN_LCDOUT15, FN_SCIF_CLK_B, FN_SCIFA2_RXD, FN_FMIN,
399 	FN_TX2, FN_DU2_DB0, FN_LCDOUT16, FN_IIC2_SCL, FN_I2C2_SCL,
400 	FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
401 	FN_IIC2_SDA, FN_I2C2_SDA, FN_HSCK0, FN_TS_SDEN0,
402 	FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C, FN_HRX0,
403 	FN_DU2_DB2, FN_LCDOUT18, FN_HTX0, FN_DU2_DB3,
404 	FN_LCDOUT19, FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4,
405 	FN_LCDOUT20, FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5,
406 	FN_LCDOUT21, FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
407 	FN_DU2_DB6, FN_LCDOUT22, FN_MSIOF0_SYNC, FN_TS_SCK0,
408 	FN_SSI_SCK2, FN_ADIDATA, FN_DU2_DB7, FN_LCDOUT23,
409 	FN_HRX0_C, FN_MSIOF0_SS1, FN_ADICHS0,
410 	FN_DU2_DG5, FN_LCDOUT13, FN_MSIOF0_TXD, FN_ADICHS1,
411 	FN_DU2_DG6, FN_LCDOUT14,
412 
413 	/* IPSR16 */
414 	FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
415 	FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B,
416 	FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
417 	FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B,
418 	FN_USB1_PWEN, FN_AUDIO_CLKOUT_D, FN_USB1_OVC,
419 	FN_TCLK1_B,
420 
421 	FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
422 	FN_SEL_SCIF1_4,
423 	FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2,
424 	FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2,
425 	FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
426 	FN_SEL_SCIFB1_4,
427 	FN_SEL_SCIFB1_5, FN_SEL_SCIFB1_6,
428 	FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, FN_SEL_SCIFA1_3,
429 	FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
430 	FN_SEL_SCFA_0, FN_SEL_SCFA_1,
431 	FN_SEL_SOF1_0, FN_SEL_SOF1_1,
432 	FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
433 	FN_SEL_SSI6_0, FN_SEL_SSI6_1,
434 	FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2,
435 	FN_SEL_VI3_0, FN_SEL_VI3_1,
436 	FN_SEL_VI2_0, FN_SEL_VI2_1,
437 	FN_SEL_VI1_0, FN_SEL_VI1_1,
438 	FN_SEL_VI0_0, FN_SEL_VI0_1,
439 	FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2,
440 	FN_SEL_LBS_0, FN_SEL_LBS_1,
441 	FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
442 	FN_SEL_SOF3_0, FN_SEL_SOF3_1,
443 	FN_SEL_SOF0_0, FN_SEL_SOF0_1,
444 
445 	FN_SEL_TMU1_0, FN_SEL_TMU1_1,
446 	FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
447 	FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
448 	FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
449 	FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
450 	FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2,
451 	FN_SEL_CAN1_0, FN_SEL_CAN1_1,
452 	FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
453 	FN_SEL_ADI_0, FN_SEL_ADI_1,
454 	FN_SEL_SSP_0, FN_SEL_SSP_1,
455 	FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
456 	FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6,
457 	FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, FN_SEL_HSCIF0_3,
458 	FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5,
459 	FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2,
460 	FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2,
461 	FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
462 
463 	FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
464 	FN_SEL_IIC0_0, FN_SEL_IIC0_1,
465 	FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
466 	FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
467 	FN_SEL_IIC2_4,
468 	FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
469 	FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
470 	FN_SEL_I2C2_4,
471 	FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2,
472 	PINMUX_FUNCTION_END,
473 
474 	PINMUX_MARK_BEGIN,
475 
476 	VI1_DATA7_VI1_B7_MARK,
477 
478 	USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
479 	USB2_PWEN_MARK, USB2_OVC_MARK, AVS1_MARK, AVS2_MARK,
480 	DU_DOTCLKIN0_MARK, DU_DOTCLKIN2_MARK,
481 
482 	D0_MARK, MSIOF3_SCK_B_MARK, VI3_DATA0_MARK, VI0_G4_MARK, VI0_G4_B_MARK,
483 	D1_MARK, MSIOF3_SYNC_B_MARK, VI3_DATA1_MARK, VI0_G5_MARK,
484 	VI0_G5_B_MARK, D2_MARK, MSIOF3_RXD_B_MARK, VI3_DATA2_MARK,
485 	VI0_G6_MARK, VI0_G6_B_MARK, D3_MARK, MSIOF3_TXD_B_MARK,
486 	VI3_DATA3_MARK, VI0_G7_MARK, VI0_G7_B_MARK, D4_MARK,
487 	SCIFB1_RXD_F_MARK, SCIFB0_RXD_C_MARK, VI3_DATA4_MARK,
488 	VI0_R0_MARK, VI0_R0_B_MARK, RX0_B_MARK, D5_MARK,
489 	SCIFB1_TXD_F_MARK, SCIFB0_TXD_C_MARK, VI3_DATA5_MARK,
490 	VI0_R1_MARK, VI0_R1_B_MARK, TX0_B_MARK, D6_MARK,
491 	IIC2_SCL_C_MARK, VI3_DATA6_MARK, VI0_R2_MARK, VI0_R2_B_MARK,
492 	I2C2_SCL_C_MARK, D7_MARK, AD_DI_B_MARK, IIC2_SDA_C_MARK,
493 	VI3_DATA7_MARK, VI0_R3_MARK, VI0_R3_B_MARK, I2C2_SDA_C_MARK, TCLK1_MARK,
494 	D8_MARK, SCIFA1_SCK_C_MARK, AVB_TXD0_MARK,
495 	VI0_G0_MARK, VI0_G0_B_MARK, VI2_DATA0_VI2_B0_MARK,
496 
497 	D9_MARK, SCIFA1_RXD_C_MARK, AVB_TXD1_MARK,
498 	VI0_G1_MARK, VI0_G1_B_MARK, VI2_DATA1_VI2_B1_MARK, D10_MARK,
499 	SCIFA1_TXD_C_MARK, AVB_TXD2_MARK,
500 	VI0_G2_MARK, VI0_G2_B_MARK, VI2_DATA2_VI2_B2_MARK, D11_MARK,
501 	SCIFA1_CTS_N_C_MARK, AVB_TXD3_MARK,
502 	VI0_G3_MARK, VI0_G3_B_MARK, VI2_DATA3_VI2_B3_MARK,
503 	D12_MARK, SCIFA1_RTS_N_C_MARK, AVB_TXD4_MARK,
504 	VI0_HSYNC_N_MARK, VI0_HSYNC_N_B_MARK, VI2_DATA4_VI2_B4_MARK,
505 	D13_MARK, AVB_TXD5_MARK, VI0_VSYNC_N_MARK,
506 	VI0_VSYNC_N_B_MARK, VI2_DATA5_VI2_B5_MARK, D14_MARK,
507 	SCIFB1_RXD_C_MARK, AVB_TXD6_MARK, RX1_B_MARK,
508 	VI0_CLKENB_MARK, VI0_CLKENB_B_MARK, VI2_DATA6_VI2_B6_MARK,
509 	D15_MARK, SCIFB1_TXD_C_MARK, AVB_TXD7_MARK, TX1_B_MARK,
510 	VI0_FIELD_MARK, VI0_FIELD_B_MARK, VI2_DATA7_VI2_B7_MARK,
511 	A0_MARK, PWM3_MARK, A1_MARK, PWM4_MARK,
512 
513 	A2_MARK, PWM5_MARK, MSIOF1_SS1_B_MARK, A3_MARK,
514 	PWM6_MARK, MSIOF1_SS2_B_MARK, A4_MARK, MSIOF1_TXD_B_MARK,
515 	TPU0TO0_MARK, A5_MARK, SCIFA1_TXD_B_MARK, TPU0TO1_MARK,
516 	A6_MARK, SCIFA1_RTS_N_B_MARK, TPU0TO2_MARK, A7_MARK,
517 	SCIFA1_SCK_B_MARK, AUDIO_CLKOUT_B_MARK, TPU0TO3_MARK,
518 	A8_MARK, SCIFA1_RXD_B_MARK, SSI_SCK5_B_MARK, VI0_R4_MARK,
519 	VI0_R4_B_MARK, SCIFB2_RXD_C_MARK, RX2_B_MARK, VI2_DATA0_VI2_B0_B_MARK,
520 	A9_MARK, SCIFA1_CTS_N_B_MARK, SSI_WS5_B_MARK, VI0_R5_MARK,
521 	VI0_R5_B_MARK, SCIFB2_TXD_C_MARK, TX2_B_MARK, VI2_DATA1_VI2_B1_B_MARK,
522 	A10_MARK, SSI_SDATA5_B_MARK, MSIOF2_SYNC_MARK, VI0_R6_MARK,
523 	VI0_R6_B_MARK, VI2_DATA2_VI2_B2_B_MARK,
524 
525 	A11_MARK, SCIFB2_CTS_N_B_MARK, MSIOF2_SCK_MARK, VI1_R0_MARK,
526 	VI1_R0_B_MARK, VI2_G0_MARK, VI2_DATA3_VI2_B3_B_MARK,
527 	A12_MARK, SCIFB2_RXD_B_MARK, MSIOF2_TXD_MARK, VI1_R1_MARK,
528 	VI1_R1_B_MARK, VI2_G1_MARK, VI2_DATA4_VI2_B4_B_MARK,
529 	A13_MARK, SCIFB2_RTS_N_B_MARK, EX_WAIT2_MARK,
530 	MSIOF2_RXD_MARK, VI1_R2_MARK, VI1_R2_B_MARK, VI2_G2_MARK,
531 	VI2_DATA5_VI2_B5_B_MARK, A14_MARK, SCIFB2_TXD_B_MARK,
532 	ATACS11_N_MARK, MSIOF2_SS1_MARK, A15_MARK, SCIFB2_SCK_B_MARK,
533 	ATARD1_N_MARK, MSIOF2_SS2_MARK, A16_MARK, ATAWR1_N_MARK,
534 	A17_MARK, AD_DO_B_MARK, ATADIR1_N_MARK, A18_MARK,
535 	AD_CLK_B_MARK, ATAG1_N_MARK, A19_MARK, AD_NCS_N_B_MARK,
536 	ATACS01_N_MARK, EX_WAIT0_B_MARK, A20_MARK, SPCLK_MARK,
537 	VI1_R3_MARK, VI1_R3_B_MARK, VI2_G4_MARK,
538 
539 	A21_MARK, MOSI_IO0_MARK, VI1_R4_MARK, VI1_R4_B_MARK, VI2_G5_MARK,
540 	A22_MARK, MISO_IO1_MARK, VI1_R5_MARK, VI1_R5_B_MARK,
541 	VI2_G6_MARK, A23_MARK, IO2_MARK, VI1_G7_MARK,
542 	VI1_G7_B_MARK, VI2_G7_MARK, A24_MARK, IO3_MARK,
543 	VI1_R7_MARK, VI1_R7_B_MARK, VI2_CLKENB_MARK,
544 	VI2_CLKENB_B_MARK, A25_MARK, SSL_MARK, VI1_G6_MARK,
545 	VI1_G6_B_MARK, VI2_FIELD_MARK, VI2_FIELD_B_MARK, CS0_N_MARK,
546 	VI1_R6_MARK, VI1_R6_B_MARK, VI2_G3_MARK, MSIOF0_SS2_B_MARK,
547 	CS1_N_A26_MARK, SPEEDIN_MARK, VI0_R7_MARK, VI0_R7_B_MARK,
548 	VI2_CLK_MARK, VI2_CLK_B_MARK, EX_CS0_N_MARK, HRX1_B_MARK,
549 	VI1_G5_MARK, VI1_G5_B_MARK, VI2_R0_MARK, HTX0_B_MARK,
550 	MSIOF0_SS1_B_MARK, EX_CS1_N_MARK, GPS_CLK_MARK,
551 	HCTS1_N_B_MARK, VI1_FIELD_MARK, VI1_FIELD_B_MARK,
552 	VI2_R1_MARK, EX_CS2_N_MARK, GPS_SIGN_MARK, HRTS1_N_B_MARK,
553 	VI3_CLKENB_MARK, VI1_G0_MARK, VI1_G0_B_MARK, VI2_R2_MARK,
554 
555 	EX_CS3_N_MARK, GPS_MAG_MARK, VI3_FIELD_MARK,
556 	VI1_G1_MARK, VI1_G1_B_MARK, VI2_R3_MARK,
557 	EX_CS4_N_MARK, MSIOF1_SCK_B_MARK, VI3_HSYNC_N_MARK,
558 	VI2_HSYNC_N_MARK, IIC1_SCL_MARK, VI2_HSYNC_N_B_MARK,
559 	INTC_EN0_N_MARK, I2C1_SCL_MARK, EX_CS5_N_MARK, CAN0_RX_MARK,
560 	MSIOF1_RXD_B_MARK, VI3_VSYNC_N_MARK, VI1_G2_MARK,
561 	VI1_G2_B_MARK, VI2_R4_MARK, IIC1_SDA_MARK, INTC_EN1_N_MARK,
562 	I2C1_SDA_MARK, BS_N_MARK, IETX_MARK, HTX1_B_MARK,
563 	CAN1_TX_MARK, DRACK0_MARK, IETX_C_MARK, RD_N_MARK,
564 	CAN0_TX_MARK, SCIFA0_SCK_B_MARK, RD_WR_N_MARK, VI1_G3_MARK,
565 	VI1_G3_B_MARK, VI2_R5_MARK, SCIFA0_RXD_B_MARK,
566 	INTC_IRQ4_N_MARK, WE0_N_MARK, IECLK_MARK, CAN_CLK_MARK,
567 	VI2_VSYNC_N_MARK, SCIFA0_TXD_B_MARK, VI2_VSYNC_N_B_MARK,
568 	WE1_N_MARK, IERX_MARK, CAN1_RX_MARK, VI1_G4_MARK,
569 	VI1_G4_B_MARK, VI2_R6_MARK, SCIFA0_CTS_N_B_MARK,
570 	IERX_C_MARK, EX_WAIT0_MARK, IRQ3_MARK, INTC_IRQ3_N_MARK,
571 	VI3_CLK_MARK, SCIFA0_RTS_N_B_MARK, HRX0_B_MARK,
572 	MSIOF0_SCK_B_MARK, DREQ0_N_MARK, VI1_HSYNC_N_MARK,
573 	VI1_HSYNC_N_B_MARK, VI2_R7_MARK, SSI_SCK78_C_MARK,
574 	SSI_WS78_B_MARK,
575 
576 	DACK0_MARK, IRQ0_MARK, INTC_IRQ0_N_MARK, SSI_SCK6_B_MARK,
577 	VI1_VSYNC_N_MARK, VI1_VSYNC_N_B_MARK, SSI_WS78_C_MARK,
578 	DREQ1_N_MARK, VI1_CLKENB_MARK, VI1_CLKENB_B_MARK,
579 	SSI_SDATA7_C_MARK, SSI_SCK78_B_MARK, DACK1_MARK, IRQ1_MARK,
580 	INTC_IRQ1_N_MARK, SSI_WS6_B_MARK, SSI_SDATA8_C_MARK,
581 	DREQ2_N_MARK, HSCK1_B_MARK, HCTS0_N_B_MARK,
582 	MSIOF0_TXD_B_MARK, DACK2_MARK, IRQ2_MARK, INTC_IRQ2_N_MARK,
583 	SSI_SDATA6_B_MARK, HRTS0_N_B_MARK, MSIOF0_RXD_B_MARK,
584 	ETH_CRS_DV_MARK, STP_ISCLK_0_B_MARK,
585 	TS_SDEN0_D_MARK, GLO_Q0_C_MARK, IIC2_SCL_E_MARK,
586 	I2C2_SCL_E_MARK, ETH_RX_ER_MARK,
587 	STP_ISD_0_B_MARK, TS_SPSYNC0_D_MARK, GLO_Q1_C_MARK,
588 	IIC2_SDA_E_MARK, I2C2_SDA_E_MARK, ETH_RXD0_MARK,
589 	STP_ISEN_0_B_MARK, TS_SDAT0_D_MARK, GLO_I0_C_MARK,
590 	SCIFB1_SCK_G_MARK, SCK1_E_MARK, ETH_RXD1_MARK,
591 	HRX0_E_MARK, STP_ISSYNC_0_B_MARK,
592 	TS_SCK0_D_MARK, GLO_I1_C_MARK, SCIFB1_RXD_G_MARK,
593 	RX1_E_MARK, ETH_LINK_MARK, HTX0_E_MARK,
594 	STP_IVCXO27_0_B_MARK, SCIFB1_TXD_G_MARK, TX1_E_MARK,
595 	ETH_REF_CLK_MARK, HCTS0_N_E_MARK,
596 	STP_IVCXO27_1_B_MARK, HRX0_F_MARK,
597 
598 	ETH_MDIO_MARK, HRTS0_N_E_MARK,
599 	SIM0_D_C_MARK, HCTS0_N_F_MARK, ETH_TXD1_MARK,
600 	HTX0_F_MARK, BPFCLK_G_MARK,
601 	ETH_TX_EN_MARK, SIM0_CLK_C_MARK,
602 	HRTS0_N_F_MARK, ETH_MAGIC_MARK,
603 	SIM0_RST_C_MARK, ETH_TXD0_MARK,
604 	STP_ISCLK_1_B_MARK, TS_SDEN1_C_MARK, GLO_SCLK_C_MARK,
605 	ETH_MDC_MARK, STP_ISD_1_B_MARK,
606 	TS_SPSYNC1_C_MARK, GLO_SDATA_C_MARK, PWM0_MARK,
607 	SCIFA2_SCK_C_MARK, STP_ISEN_1_B_MARK, TS_SDAT1_C_MARK,
608 	GLO_SS_C_MARK, PWM1_MARK, SCIFA2_TXD_C_MARK,
609 	STP_ISSYNC_1_B_MARK, TS_SCK1_C_MARK, GLO_RFON_C_MARK,
610 	PCMOE_N_MARK, PWM2_MARK, PWMFSW0_MARK, SCIFA2_RXD_C_MARK,
611 	PCMWE_N_MARK, IECLK_C_MARK, DU_DOTCLKIN1_MARK,
612 	AUDIO_CLKC_MARK, AUDIO_CLKOUT_C_MARK, VI0_CLK_MARK,
613 	ATACS00_N_MARK, AVB_RXD1_MARK,
614 	VI0_DATA0_VI0_B0_MARK, ATACS10_N_MARK, AVB_RXD2_MARK,
615 
616 	VI0_DATA1_VI0_B1_MARK, ATARD0_N_MARK, AVB_RXD3_MARK,
617 	VI0_DATA2_VI0_B2_MARK, ATAWR0_N_MARK,
618 	AVB_RXD4_MARK, VI0_DATA3_VI0_B3_MARK, ATADIR0_N_MARK,
619 	AVB_RXD5_MARK, VI0_DATA4_VI0_B4_MARK, ATAG0_N_MARK,
620 	AVB_RXD6_MARK, VI0_DATA5_VI0_B5_MARK, EX_WAIT1_MARK,
621 	AVB_RXD7_MARK, VI0_DATA6_VI0_B6_MARK, AVB_RX_ER_MARK,
622 	VI0_DATA7_VI0_B7_MARK, AVB_RX_CLK_MARK,
623 	VI1_CLK_MARK, AVB_RX_DV_MARK,
624 	VI1_DATA0_VI1_B0_MARK, SCIFA1_SCK_D_MARK,
625 	AVB_CRS_MARK, VI1_DATA1_VI1_B1_MARK,
626 	SCIFA1_RXD_D_MARK, AVB_MDC_MARK,
627 	VI1_DATA2_VI1_B2_MARK, SCIFA1_TXD_D_MARK, AVB_MDIO_MARK,
628 	VI1_DATA3_VI1_B3_MARK, SCIFA1_CTS_N_D_MARK,
629 	AVB_GTX_CLK_MARK, VI1_DATA4_VI1_B4_MARK, SCIFA1_RTS_N_D_MARK,
630 	AVB_MAGIC_MARK, VI1_DATA5_VI1_B5_MARK,
631 	AVB_PHY_INT_MARK, VI1_DATA6_VI1_B6_MARK, AVB_GTXREFCLK_MARK,
632 	SD0_CLK_MARK, VI1_DATA0_VI1_B0_B_MARK, SD0_CMD_MARK,
633 	SCIFB1_SCK_B_MARK, VI1_DATA1_VI1_B1_B_MARK,
634 
635 	SD0_DAT0_MARK, SCIFB1_RXD_B_MARK, VI1_DATA2_VI1_B2_B_MARK,
636 	SD0_DAT1_MARK, SCIFB1_TXD_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
637 	SD0_DAT2_MARK, SCIFB1_CTS_N_B_MARK, VI1_DATA4_VI1_B4_B_MARK,
638 	SD0_DAT3_MARK, SCIFB1_RTS_N_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
639 	SD0_CD_MARK, MMC0_D6_MARK, TS_SDEN0_B_MARK, USB0_EXTP_MARK,
640 	GLO_SCLK_MARK, VI1_DATA6_VI1_B6_B_MARK, IIC1_SCL_B_MARK,
641 	I2C1_SCL_B_MARK, VI2_DATA6_VI2_B6_B_MARK, SD0_WP_MARK,
642 	MMC0_D7_MARK, TS_SPSYNC0_B_MARK, USB0_IDIN_MARK,
643 	GLO_SDATA_MARK, VI1_DATA7_VI1_B7_B_MARK, IIC1_SDA_B_MARK,
644 	I2C1_SDA_B_MARK, VI2_DATA7_VI2_B7_B_MARK, SD1_CLK_MARK,
645 	AVB_TX_EN_MARK, SD1_CMD_MARK,
646 	AVB_TX_ER_MARK, SCIFB0_SCK_B_MARK,
647 	SD1_DAT0_MARK, AVB_TX_CLK_MARK,
648 	SCIFB0_RXD_B_MARK, SD1_DAT1_MARK, AVB_LINK_MARK,
649 	SCIFB0_TXD_B_MARK, SD1_DAT2_MARK,
650 	AVB_COL_MARK, SCIFB0_CTS_N_B_MARK,
651 	SD1_DAT3_MARK, AVB_RXD0_MARK,
652 	SCIFB0_RTS_N_B_MARK, SD1_CD_MARK, MMC1_D6_MARK,
653 	TS_SDEN1_MARK, USB1_EXTP_MARK, GLO_SS_MARK, VI0_CLK_B_MARK,
654 	IIC2_SCL_D_MARK, I2C2_SCL_D_MARK, SIM0_CLK_B_MARK,
655 	VI3_CLK_B_MARK,
656 
657 	SD1_WP_MARK, MMC1_D7_MARK, TS_SPSYNC1_MARK, USB1_IDIN_MARK,
658 	GLO_RFON_MARK, VI1_CLK_B_MARK, IIC2_SDA_D_MARK, I2C2_SDA_D_MARK,
659 	SIM0_D_B_MARK, SD2_CLK_MARK, MMC0_CLK_MARK, SIM0_CLK_MARK,
660 	VI0_DATA0_VI0_B0_B_MARK, TS_SDEN0_C_MARK, GLO_SCLK_B_MARK,
661 	VI3_DATA0_B_MARK, SD2_CMD_MARK, MMC0_CMD_MARK, SIM0_D_MARK,
662 	VI0_DATA1_VI0_B1_B_MARK, SCIFB1_SCK_E_MARK, SCK1_D_MARK,
663 	TS_SPSYNC0_C_MARK, GLO_SDATA_B_MARK, VI3_DATA1_B_MARK,
664 	SD2_DAT0_MARK, MMC0_D0_MARK, FMCLK_B_MARK,
665 	VI0_DATA2_VI0_B2_B_MARK, SCIFB1_RXD_E_MARK, RX1_D_MARK,
666 	TS_SDAT0_C_MARK, GLO_SS_B_MARK, VI3_DATA2_B_MARK,
667 	SD2_DAT1_MARK, MMC0_D1_MARK, FMIN_B_MARK,
668 	VI0_DATA3_VI0_B3_B_MARK, SCIFB1_TXD_E_MARK, TX1_D_MARK,
669 	TS_SCK0_C_MARK, GLO_RFON_B_MARK, VI3_DATA3_B_MARK,
670 	SD2_DAT2_MARK, MMC0_D2_MARK, BPFCLK_B_MARK,
671 	VI0_DATA4_VI0_B4_B_MARK, HRX0_D_MARK, TS_SDEN1_B_MARK,
672 	GLO_Q0_B_MARK, VI3_DATA4_B_MARK, SD2_DAT3_MARK,
673 	MMC0_D3_MARK, SIM0_RST_MARK, VI0_DATA5_VI0_B5_B_MARK,
674 	HTX0_D_MARK, TS_SPSYNC1_B_MARK, GLO_Q1_B_MARK,
675 	VI3_DATA5_B_MARK, SD2_CD_MARK, MMC0_D4_MARK,
676 	TS_SDAT0_B_MARK, USB2_EXTP_MARK, GLO_I0_MARK,
677 	VI0_DATA6_VI0_B6_B_MARK, HCTS0_N_D_MARK, TS_SDAT1_B_MARK,
678 	GLO_I0_B_MARK, VI3_DATA6_B_MARK,
679 
680 	SD2_WP_MARK, MMC0_D5_MARK, TS_SCK0_B_MARK, USB2_IDIN_MARK,
681 	GLO_I1_MARK, VI0_DATA7_VI0_B7_B_MARK, HRTS0_N_D_MARK,
682 	TS_SCK1_B_MARK, GLO_I1_B_MARK, VI3_DATA7_B_MARK,
683 	SD3_CLK_MARK, MMC1_CLK_MARK, SD3_CMD_MARK, MMC1_CMD_MARK,
684 	MTS_N_MARK, SD3_DAT0_MARK, MMC1_D0_MARK, STM_N_MARK,
685 	SD3_DAT1_MARK, MMC1_D1_MARK, MDATA_MARK, SD3_DAT2_MARK,
686 	MMC1_D2_MARK, SDATA_MARK, SD3_DAT3_MARK, MMC1_D3_MARK,
687 	SCKZ_MARK, SD3_CD_MARK, MMC1_D4_MARK, TS_SDAT1_MARK,
688 	VSP_MARK, GLO_Q0_MARK, SIM0_RST_B_MARK, SD3_WP_MARK,
689 	MMC1_D5_MARK, TS_SCK1_MARK, GLO_Q1_MARK, FMIN_C_MARK,
690 	FMIN_E_MARK, FMIN_F_MARK,
691 	MLB_CLK_MARK, IIC2_SCL_B_MARK, I2C2_SCL_B_MARK,
692 	MLB_SIG_MARK, SCIFB1_RXD_D_MARK, RX1_C_MARK, IIC2_SDA_B_MARK,
693 	I2C2_SDA_B_MARK, MLB_DAT_MARK,
694 	SCIFB1_TXD_D_MARK, TX1_C_MARK, BPFCLK_C_MARK,
695 	SSI_SCK0129_MARK, CAN_CLK_B_MARK,
696 	MOUT0_MARK,
697 
698 	SSI_WS0129_MARK, CAN0_TX_B_MARK, MOUT1_MARK,
699 	SSI_SDATA0_MARK, CAN0_RX_B_MARK, MOUT2_MARK,
700 	SSI_SDATA1_MARK, CAN1_TX_B_MARK, MOUT5_MARK,
701 	SSI_SDATA2_MARK, CAN1_RX_B_MARK, SSI_SCK1_MARK, MOUT6_MARK,
702 	SSI_SCK34_MARK, STP_OPWM_0_MARK, SCIFB0_SCK_MARK,
703 	MSIOF1_SCK_MARK, CAN_DEBUG_HW_TRIGGER_MARK, SSI_WS34_MARK,
704 	STP_IVCXO27_0_MARK, SCIFB0_RXD_MARK, MSIOF1_SYNC_MARK,
705 	CAN_STEP0_MARK, SSI_SDATA3_MARK, STP_ISCLK_0_MARK,
706 	SCIFB0_TXD_MARK, MSIOF1_SS1_MARK, CAN_TXCLK_MARK,
707 	SSI_SCK4_MARK, STP_ISD_0_MARK, SCIFB0_CTS_N_MARK,
708 	MSIOF1_SS2_MARK, SSI_SCK5_C_MARK, CAN_DEBUGOUT0_MARK,
709 	SSI_WS4_MARK, STP_ISEN_0_MARK, SCIFB0_RTS_N_MARK,
710 	MSIOF1_TXD_MARK, SSI_WS5_C_MARK, CAN_DEBUGOUT1_MARK,
711 	SSI_SDATA4_MARK, STP_ISSYNC_0_MARK, MSIOF1_RXD_MARK,
712 	CAN_DEBUGOUT2_MARK, SSI_SCK5_MARK, SCIFB1_SCK_MARK,
713 	IERX_B_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK, QSTH_QHS_MARK,
714 	CAN_DEBUGOUT3_MARK, SSI_WS5_MARK, SCIFB1_RXD_MARK,
715 	IECLK_B_MARK, DU2_EXVSYNC_DU2_VSYNC_MARK, QSTB_QHE_MARK,
716 	CAN_DEBUGOUT4_MARK,
717 
718 	SSI_SDATA5_MARK, SCIFB1_TXD_MARK, IETX_B_MARK, DU2_DR2_MARK,
719 	LCDOUT2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK6_MARK,
720 	SCIFB1_CTS_N_MARK, BPFCLK_D_MARK,
721 	DU2_DR3_MARK, LCDOUT3_MARK, CAN_DEBUGOUT6_MARK,
722 	BPFCLK_F_MARK, SSI_WS6_MARK,
723 	SCIFB1_RTS_N_MARK, CAN0_TX_D_MARK, DU2_DR4_MARK,
724 	LCDOUT4_MARK, CAN_DEBUGOUT7_MARK, SSI_SDATA6_MARK,
725 	FMIN_D_MARK, DU2_DR5_MARK, LCDOUT5_MARK,
726 	CAN_DEBUGOUT8_MARK, SSI_SCK78_MARK, STP_IVCXO27_1_MARK,
727 	SCK1_MARK, SCIFA1_SCK_MARK, DU2_DR6_MARK, LCDOUT6_MARK,
728 	CAN_DEBUGOUT9_MARK, SSI_WS78_MARK, STP_ISCLK_1_MARK,
729 	SCIFB2_SCK_MARK, SCIFA2_CTS_N_MARK, DU2_DR7_MARK,
730 	LCDOUT7_MARK, CAN_DEBUGOUT10_MARK, SSI_SDATA7_MARK,
731 	STP_ISD_1_MARK, SCIFB2_RXD_MARK, SCIFA2_RTS_N_MARK,
732 	TCLK2_MARK, QSTVA_QVS_MARK, CAN_DEBUGOUT11_MARK,
733 	BPFCLK_E_MARK, SSI_SDATA7_B_MARK,
734 	FMIN_G_MARK, SSI_SDATA8_MARK,
735 	STP_ISEN_1_MARK, SCIFB2_TXD_MARK, CAN0_TX_C_MARK,
736 	CAN_DEBUGOUT12_MARK, SSI_SDATA8_B_MARK, SSI_SDATA9_MARK,
737 	STP_ISSYNC_1_MARK, SCIFB2_CTS_N_MARK, SSI_WS1_MARK,
738 	SSI_SDATA5_C_MARK, CAN_DEBUGOUT13_MARK, AUDIO_CLKA_MARK,
739 	SCIFB2_RTS_N_MARK, CAN_DEBUGOUT14_MARK,
740 
741 	AUDIO_CLKB_MARK, SCIF_CLK_MARK, CAN0_RX_D_MARK,
742 	DVC_MUTE_MARK, CAN0_RX_C_MARK, CAN_DEBUGOUT15_MARK,
743 	REMOCON_MARK, SCIFA0_SCK_MARK, HSCK1_MARK, SCK0_MARK,
744 	MSIOF3_SS2_MARK, DU2_DG2_MARK, LCDOUT10_MARK, IIC1_SDA_C_MARK,
745 	I2C1_SDA_C_MARK, SCIFA0_RXD_MARK, HRX1_MARK, RX0_MARK,
746 	DU2_DR0_MARK, LCDOUT0_MARK, SCIFA0_TXD_MARK, HTX1_MARK,
747 	TX0_MARK, DU2_DR1_MARK, LCDOUT1_MARK, SCIFA0_CTS_N_MARK,
748 	HCTS1_N_MARK, CTS0_N_MARK, MSIOF3_SYNC_MARK, DU2_DG3_MARK,
749 	LCDOUT11_MARK, PWM0_B_MARK, IIC1_SCL_C_MARK, I2C1_SCL_C_MARK,
750 	SCIFA0_RTS_N_MARK, HRTS1_N_MARK, RTS0_N_MARK,
751 	MSIOF3_SS1_MARK, DU2_DG0_MARK, LCDOUT8_MARK, PWM1_B_MARK,
752 	SCIFA1_RXD_MARK, AD_DI_MARK, RX1_MARK,
753 	DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
754 	SCIFA1_TXD_MARK, AD_DO_MARK, TX1_MARK, DU2_DG1_MARK,
755 	LCDOUT9_MARK, SCIFA1_CTS_N_MARK, AD_CLK_MARK,
756 	CTS1_N_MARK, MSIOF3_RXD_MARK, DU0_DOTCLKOUT_MARK, QCLK_MARK,
757 	SCIFA1_RTS_N_MARK, AD_NCS_N_MARK, RTS1_N_MARK,
758 	MSIOF3_TXD_MARK, DU1_DOTCLKOUT_MARK, QSTVB_QVE_MARK,
759 	HRTS0_N_C_MARK,
760 
761 	SCIFA2_SCK_MARK, FMCLK_MARK, SCK2_MARK, MSIOF3_SCK_MARK, DU2_DG7_MARK,
762 	LCDOUT15_MARK, SCIF_CLK_B_MARK, SCIFA2_RXD_MARK, FMIN_MARK,
763 	TX2_MARK, DU2_DB0_MARK, LCDOUT16_MARK, IIC2_SCL_MARK, I2C2_SCL_MARK,
764 	SCIFA2_TXD_MARK, BPFCLK_MARK, RX2_MARK, DU2_DB1_MARK, LCDOUT17_MARK,
765 	IIC2_SDA_MARK, I2C2_SDA_MARK, HSCK0_MARK, TS_SDEN0_MARK,
766 	DU2_DG4_MARK, LCDOUT12_MARK, HCTS0_N_C_MARK, HRX0_MARK,
767 	DU2_DB2_MARK, LCDOUT18_MARK, HTX0_MARK, DU2_DB3_MARK,
768 	LCDOUT19_MARK, HCTS0_N_MARK, SSI_SCK9_MARK, DU2_DB4_MARK,
769 	LCDOUT20_MARK, HRTS0_N_MARK, SSI_WS9_MARK, DU2_DB5_MARK,
770 	LCDOUT21_MARK, MSIOF0_SCK_MARK, TS_SDAT0_MARK, ADICLK_MARK,
771 	DU2_DB6_MARK, LCDOUT22_MARK, MSIOF0_SYNC_MARK, TS_SCK0_MARK,
772 	SSI_SCK2_MARK, ADIDATA_MARK, DU2_DB7_MARK, LCDOUT23_MARK,
773 	HRX0_C_MARK, MSIOF0_SS1_MARK, ADICHS0_MARK,
774 	DU2_DG5_MARK, LCDOUT13_MARK, MSIOF0_TXD_MARK, ADICHS1_MARK,
775 	DU2_DG6_MARK, LCDOUT14_MARK,
776 
777 	MSIOF0_SS2_MARK, AUDIO_CLKOUT_MARK, ADICHS2_MARK,
778 	DU2_DISP_MARK, QPOLA_MARK, HTX0_C_MARK, SCIFA2_TXD_B_MARK,
779 	MSIOF0_RXD_MARK, TS_SPSYNC0_MARK, SSI_WS2_MARK,
780 	ADICS_SAMP_MARK, DU2_CDE_MARK, QPOLB_MARK, SCIFA2_RXD_B_MARK,
781 	USB1_PWEN_MARK, AUDIO_CLKOUT_D_MARK, USB1_OVC_MARK,
782 	TCLK1_B_MARK,
783 
784 	IIC0_SCL_MARK, IIC0_SDA_MARK, I2C0_SCL_MARK, I2C0_SDA_MARK,
785 	IIC3_SCL_MARK, IIC3_SDA_MARK, I2C3_SCL_MARK, I2C3_SDA_MARK,
786 	PINMUX_MARK_END,
787 };
788 
789 static const u16 pinmux_data[] = {
790 	PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
791 
792 	PINMUX_SINGLE(VI1_DATA7_VI1_B7),
793 	PINMUX_SINGLE(USB0_PWEN),
794 	PINMUX_SINGLE(USB0_OVC_VBUS),
795 	PINMUX_SINGLE(USB2_PWEN),
796 	PINMUX_SINGLE(USB2_OVC),
797 	PINMUX_SINGLE(AVS1),
798 	PINMUX_SINGLE(AVS2),
799 	PINMUX_SINGLE(DU_DOTCLKIN0),
800 	PINMUX_SINGLE(DU_DOTCLKIN2),
801 
802 	PINMUX_IPSR_GPSR(IP0_2_0, D0),
803 	PINMUX_IPSR_MSEL(IP0_2_0, MSIOF3_SCK_B, SEL_SOF3_1),
804 	PINMUX_IPSR_MSEL(IP0_2_0, VI3_DATA0, SEL_VI3_0),
805 	PINMUX_IPSR_MSEL(IP0_2_0, VI0_G4, SEL_VI0_0),
806 	PINMUX_IPSR_MSEL(IP0_2_0, VI0_G4_B, SEL_VI0_1),
807 	PINMUX_IPSR_GPSR(IP0_5_3, D1),
808 	PINMUX_IPSR_MSEL(IP0_5_3, MSIOF3_SYNC_B, SEL_SOF3_1),
809 	PINMUX_IPSR_MSEL(IP0_5_3, VI3_DATA1, SEL_VI3_0),
810 	PINMUX_IPSR_MSEL(IP0_5_3, VI0_G5, SEL_VI0_0),
811 	PINMUX_IPSR_MSEL(IP0_5_3, VI0_G5_B, SEL_VI0_1),
812 	PINMUX_IPSR_GPSR(IP0_8_6, D2),
813 	PINMUX_IPSR_MSEL(IP0_8_6, MSIOF3_RXD_B, SEL_SOF3_1),
814 	PINMUX_IPSR_MSEL(IP0_8_6, VI3_DATA2, SEL_VI3_0),
815 	PINMUX_IPSR_MSEL(IP0_8_6, VI0_G6, SEL_VI0_0),
816 	PINMUX_IPSR_MSEL(IP0_8_6, VI0_G6_B, SEL_VI0_1),
817 	PINMUX_IPSR_GPSR(IP0_11_9, D3),
818 	PINMUX_IPSR_MSEL(IP0_11_9, MSIOF3_TXD_B, SEL_SOF3_1),
819 	PINMUX_IPSR_MSEL(IP0_11_9, VI3_DATA3, SEL_VI3_0),
820 	PINMUX_IPSR_MSEL(IP0_11_9, VI0_G7, SEL_VI0_0),
821 	PINMUX_IPSR_MSEL(IP0_11_9, VI0_G7_B, SEL_VI0_1),
822 	PINMUX_IPSR_GPSR(IP0_15_12, D4),
823 	PINMUX_IPSR_MSEL(IP0_15_12, SCIFB1_RXD_F, SEL_SCIFB1_5),
824 	PINMUX_IPSR_MSEL(IP0_15_12, SCIFB0_RXD_C, SEL_SCIFB_2),
825 	PINMUX_IPSR_MSEL(IP0_15_12, VI3_DATA4, SEL_VI3_0),
826 	PINMUX_IPSR_MSEL(IP0_15_12, VI0_R0, SEL_VI0_0),
827 	PINMUX_IPSR_MSEL(IP0_15_12, VI0_R0_B, SEL_VI0_1),
828 	PINMUX_IPSR_MSEL(IP0_15_12, RX0_B, SEL_SCIF0_1),
829 	PINMUX_IPSR_GPSR(IP0_19_16, D5),
830 	PINMUX_IPSR_MSEL(IP0_19_16, SCIFB1_TXD_F, SEL_SCIFB1_5),
831 	PINMUX_IPSR_MSEL(IP0_19_16, SCIFB0_TXD_C, SEL_SCIFB_2),
832 	PINMUX_IPSR_MSEL(IP0_19_16, VI3_DATA5, SEL_VI3_0),
833 	PINMUX_IPSR_MSEL(IP0_19_16, VI0_R1, SEL_VI0_0),
834 	PINMUX_IPSR_MSEL(IP0_19_16, VI0_R1_B, SEL_VI0_1),
835 	PINMUX_IPSR_MSEL(IP0_19_16, TX0_B, SEL_SCIF0_1),
836 	PINMUX_IPSR_GPSR(IP0_22_20, D6),
837 	PINMUX_IPSR_MSEL(IP0_22_20, IIC2_SCL_C, SEL_IIC2_2),
838 	PINMUX_IPSR_MSEL(IP0_22_20, VI3_DATA6, SEL_VI3_0),
839 	PINMUX_IPSR_MSEL(IP0_22_20, VI0_R2, SEL_VI0_0),
840 	PINMUX_IPSR_MSEL(IP0_22_20, VI0_R2_B, SEL_VI0_1),
841 	PINMUX_IPSR_MSEL(IP0_22_20, I2C2_SCL_C, SEL_I2C2_2),
842 	PINMUX_IPSR_GPSR(IP0_26_23, D7),
843 	PINMUX_IPSR_MSEL(IP0_26_23, AD_DI_B, SEL_ADI_1),
844 	PINMUX_IPSR_MSEL(IP0_26_23, IIC2_SDA_C, SEL_IIC2_2),
845 	PINMUX_IPSR_MSEL(IP0_26_23, VI3_DATA7, SEL_VI3_0),
846 	PINMUX_IPSR_MSEL(IP0_26_23, VI0_R3, SEL_VI0_0),
847 	PINMUX_IPSR_MSEL(IP0_26_23, VI0_R3_B, SEL_VI0_1),
848 	PINMUX_IPSR_MSEL(IP0_26_23, I2C2_SDA_C, SEL_I2C2_2),
849 	PINMUX_IPSR_MSEL(IP0_26_23, TCLK1, SEL_TMU1_0),
850 	PINMUX_IPSR_GPSR(IP0_30_27, D8),
851 	PINMUX_IPSR_MSEL(IP0_30_27, SCIFA1_SCK_C, SEL_SCIFA1_2),
852 	PINMUX_IPSR_GPSR(IP0_30_27, AVB_TXD0),
853 	PINMUX_IPSR_MSEL(IP0_30_27, VI0_G0, SEL_VI0_0),
854 	PINMUX_IPSR_MSEL(IP0_30_27, VI0_G0_B, SEL_VI0_1),
855 	PINMUX_IPSR_MSEL(IP0_30_27, VI2_DATA0_VI2_B0, SEL_VI2_0),
856 
857 	PINMUX_IPSR_GPSR(IP1_3_0, D9),
858 	PINMUX_IPSR_MSEL(IP1_3_0, SCIFA1_RXD_C, SEL_SCIFA1_2),
859 	PINMUX_IPSR_GPSR(IP1_3_0, AVB_TXD1),
860 	PINMUX_IPSR_MSEL(IP1_3_0, VI0_G1, SEL_VI0_0),
861 	PINMUX_IPSR_MSEL(IP1_3_0, VI0_G1_B, SEL_VI0_1),
862 	PINMUX_IPSR_MSEL(IP1_3_0, VI2_DATA1_VI2_B1, SEL_VI2_0),
863 	PINMUX_IPSR_GPSR(IP1_7_4, D10),
864 	PINMUX_IPSR_MSEL(IP1_7_4, SCIFA1_TXD_C, SEL_SCIFA1_2),
865 	PINMUX_IPSR_GPSR(IP1_7_4, AVB_TXD2),
866 	PINMUX_IPSR_MSEL(IP1_7_4, VI0_G2, SEL_VI0_0),
867 	PINMUX_IPSR_MSEL(IP1_7_4, VI0_G2_B, SEL_VI0_1),
868 	PINMUX_IPSR_MSEL(IP1_7_4, VI2_DATA2_VI2_B2, SEL_VI2_0),
869 	PINMUX_IPSR_GPSR(IP1_11_8, D11),
870 	PINMUX_IPSR_MSEL(IP1_11_8, SCIFA1_CTS_N_C, SEL_SCIFA1_2),
871 	PINMUX_IPSR_GPSR(IP1_11_8, AVB_TXD3),
872 	PINMUX_IPSR_MSEL(IP1_11_8, VI0_G3, SEL_VI0_0),
873 	PINMUX_IPSR_MSEL(IP1_11_8, VI0_G3_B, SEL_VI0_1),
874 	PINMUX_IPSR_MSEL(IP1_11_8, VI2_DATA3_VI2_B3, SEL_VI2_0),
875 	PINMUX_IPSR_GPSR(IP1_14_12, D12),
876 	PINMUX_IPSR_MSEL(IP1_14_12, SCIFA1_RTS_N_C, SEL_SCIFA1_2),
877 	PINMUX_IPSR_GPSR(IP1_14_12, AVB_TXD4),
878 	PINMUX_IPSR_MSEL(IP1_14_12, VI0_HSYNC_N, SEL_VI0_0),
879 	PINMUX_IPSR_MSEL(IP1_14_12, VI0_HSYNC_N_B, SEL_VI0_1),
880 	PINMUX_IPSR_MSEL(IP1_14_12, VI2_DATA4_VI2_B4, SEL_VI2_0),
881 	PINMUX_IPSR_GPSR(IP1_17_15, D13),
882 	PINMUX_IPSR_GPSR(IP1_17_15, AVB_TXD5),
883 	PINMUX_IPSR_MSEL(IP1_17_15, VI0_VSYNC_N, SEL_VI0_0),
884 	PINMUX_IPSR_MSEL(IP1_17_15, VI0_VSYNC_N_B, SEL_VI0_1),
885 	PINMUX_IPSR_MSEL(IP1_17_15, VI2_DATA5_VI2_B5, SEL_VI2_0),
886 	PINMUX_IPSR_GPSR(IP1_21_18, D14),
887 	PINMUX_IPSR_MSEL(IP1_21_18, SCIFB1_RXD_C, SEL_SCIFB1_2),
888 	PINMUX_IPSR_GPSR(IP1_21_18, AVB_TXD6),
889 	PINMUX_IPSR_MSEL(IP1_21_18, RX1_B, SEL_SCIF1_1),
890 	PINMUX_IPSR_MSEL(IP1_21_18, VI0_CLKENB, SEL_VI0_0),
891 	PINMUX_IPSR_MSEL(IP1_21_18, VI0_CLKENB_B, SEL_VI0_1),
892 	PINMUX_IPSR_MSEL(IP1_21_18, VI2_DATA6_VI2_B6, SEL_VI2_0),
893 	PINMUX_IPSR_GPSR(IP1_25_22, D15),
894 	PINMUX_IPSR_MSEL(IP1_25_22, SCIFB1_TXD_C, SEL_SCIFB1_2),
895 	PINMUX_IPSR_GPSR(IP1_25_22, AVB_TXD7),
896 	PINMUX_IPSR_MSEL(IP1_25_22, TX1_B, SEL_SCIF1_1),
897 	PINMUX_IPSR_MSEL(IP1_25_22, VI0_FIELD, SEL_VI0_0),
898 	PINMUX_IPSR_MSEL(IP1_25_22, VI0_FIELD_B, SEL_VI0_1),
899 	PINMUX_IPSR_MSEL(IP1_25_22, VI2_DATA7_VI2_B7, SEL_VI2_0),
900 	PINMUX_IPSR_GPSR(IP1_27_26, A0),
901 	PINMUX_IPSR_GPSR(IP1_27_26, PWM3),
902 	PINMUX_IPSR_GPSR(IP1_29_28, A1),
903 	PINMUX_IPSR_GPSR(IP1_29_28, PWM4),
904 
905 	PINMUX_IPSR_GPSR(IP2_2_0, A2),
906 	PINMUX_IPSR_GPSR(IP2_2_0, PWM5),
907 	PINMUX_IPSR_MSEL(IP2_2_0, MSIOF1_SS1_B, SEL_SOF1_1),
908 	PINMUX_IPSR_GPSR(IP2_5_3, A3),
909 	PINMUX_IPSR_GPSR(IP2_5_3, PWM6),
910 	PINMUX_IPSR_MSEL(IP2_5_3, MSIOF1_SS2_B, SEL_SOF1_1),
911 	PINMUX_IPSR_GPSR(IP2_8_6, A4),
912 	PINMUX_IPSR_MSEL(IP2_8_6, MSIOF1_TXD_B, SEL_SOF1_1),
913 	PINMUX_IPSR_GPSR(IP2_8_6, TPU0TO0),
914 	PINMUX_IPSR_GPSR(IP2_11_9, A5),
915 	PINMUX_IPSR_MSEL(IP2_11_9, SCIFA1_TXD_B, SEL_SCIFA1_1),
916 	PINMUX_IPSR_GPSR(IP2_11_9, TPU0TO1),
917 	PINMUX_IPSR_GPSR(IP2_14_12, A6),
918 	PINMUX_IPSR_MSEL(IP2_14_12, SCIFA1_RTS_N_B, SEL_SCIFA1_1),
919 	PINMUX_IPSR_GPSR(IP2_14_12, TPU0TO2),
920 	PINMUX_IPSR_GPSR(IP2_17_15, A7),
921 	PINMUX_IPSR_MSEL(IP2_17_15, SCIFA1_SCK_B, SEL_SCIFA1_1),
922 	PINMUX_IPSR_GPSR(IP2_17_15, AUDIO_CLKOUT_B),
923 	PINMUX_IPSR_GPSR(IP2_17_15, TPU0TO3),
924 	PINMUX_IPSR_GPSR(IP2_21_18, A8),
925 	PINMUX_IPSR_MSEL(IP2_21_18, SCIFA1_RXD_B, SEL_SCIFA1_1),
926 	PINMUX_IPSR_MSEL(IP2_21_18, SSI_SCK5_B, SEL_SSI5_1),
927 	PINMUX_IPSR_MSEL(IP2_21_18, VI0_R4, SEL_VI0_0),
928 	PINMUX_IPSR_MSEL(IP2_21_18, VI0_R4_B, SEL_VI0_1),
929 	PINMUX_IPSR_MSEL(IP2_21_18, SCIFB2_RXD_C, SEL_SCIFB2_2),
930 	PINMUX_IPSR_MSEL(IP2_21_18, RX2_B, SEL_SCIF2_1),
931 	PINMUX_IPSR_MSEL(IP2_21_18, VI2_DATA0_VI2_B0_B, SEL_VI2_1),
932 	PINMUX_IPSR_GPSR(IP2_25_22, A9),
933 	PINMUX_IPSR_MSEL(IP2_25_22, SCIFA1_CTS_N_B, SEL_SCIFA1_1),
934 	PINMUX_IPSR_MSEL(IP2_25_22, SSI_WS5_B, SEL_SSI5_1),
935 	PINMUX_IPSR_MSEL(IP2_25_22, VI0_R5, SEL_VI0_0),
936 	PINMUX_IPSR_MSEL(IP2_25_22, VI0_R5_B, SEL_VI0_1),
937 	PINMUX_IPSR_MSEL(IP2_25_22, SCIFB2_TXD_C, SEL_SCIFB2_2),
938 	PINMUX_IPSR_MSEL(IP2_25_22, TX2_B, SEL_SCIF2_1),
939 	PINMUX_IPSR_MSEL(IP2_25_22, VI2_DATA1_VI2_B1_B, SEL_VI2_1),
940 	PINMUX_IPSR_GPSR(IP2_28_26, A10),
941 	PINMUX_IPSR_MSEL(IP2_28_26, SSI_SDATA5_B, SEL_SSI5_1),
942 	PINMUX_IPSR_GPSR(IP2_28_26, MSIOF2_SYNC),
943 	PINMUX_IPSR_MSEL(IP2_28_26, VI0_R6, SEL_VI0_0),
944 	PINMUX_IPSR_MSEL(IP2_28_26, VI0_R6_B, SEL_VI0_1),
945 	PINMUX_IPSR_MSEL(IP2_28_26, VI2_DATA2_VI2_B2_B, SEL_VI2_1),
946 
947 	PINMUX_IPSR_GPSR(IP3_3_0, A11),
948 	PINMUX_IPSR_MSEL(IP3_3_0, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
949 	PINMUX_IPSR_GPSR(IP3_3_0, MSIOF2_SCK),
950 	PINMUX_IPSR_MSEL(IP3_3_0, VI1_R0, SEL_VI1_0),
951 	PINMUX_IPSR_MSEL(IP3_3_0, VI1_R0_B, SEL_VI1_1),
952 	PINMUX_IPSR_GPSR(IP3_3_0, VI2_G0),
953 	PINMUX_IPSR_MSEL(IP3_3_0, VI2_DATA3_VI2_B3_B, SEL_VI2_1),
954 	PINMUX_IPSR_GPSR(IP3_7_4, A12),
955 	PINMUX_IPSR_MSEL(IP3_7_4, SCIFB2_RXD_B, SEL_SCIFB2_1),
956 	PINMUX_IPSR_GPSR(IP3_7_4, MSIOF2_TXD),
957 	PINMUX_IPSR_MSEL(IP3_7_4, VI1_R1, SEL_VI1_0),
958 	PINMUX_IPSR_MSEL(IP3_7_4, VI1_R1_B, SEL_VI1_1),
959 	PINMUX_IPSR_GPSR(IP3_7_4, VI2_G1),
960 	PINMUX_IPSR_MSEL(IP3_7_4, VI2_DATA4_VI2_B4_B, SEL_VI2_1),
961 	PINMUX_IPSR_GPSR(IP3_11_8, A13),
962 	PINMUX_IPSR_MSEL(IP3_11_8, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
963 	PINMUX_IPSR_GPSR(IP3_11_8, EX_WAIT2),
964 	PINMUX_IPSR_GPSR(IP3_11_8, MSIOF2_RXD),
965 	PINMUX_IPSR_MSEL(IP3_11_8, VI1_R2, SEL_VI1_0),
966 	PINMUX_IPSR_MSEL(IP3_11_8, VI1_R2_B, SEL_VI1_1),
967 	PINMUX_IPSR_GPSR(IP3_11_8, VI2_G2),
968 	PINMUX_IPSR_MSEL(IP3_11_8, VI2_DATA5_VI2_B5_B, SEL_VI2_1),
969 	PINMUX_IPSR_GPSR(IP3_14_12, A14),
970 	PINMUX_IPSR_MSEL(IP3_14_12, SCIFB2_TXD_B, SEL_SCIFB2_1),
971 	PINMUX_IPSR_GPSR(IP3_14_12, ATACS11_N),
972 	PINMUX_IPSR_GPSR(IP3_14_12, MSIOF2_SS1),
973 	PINMUX_IPSR_GPSR(IP3_17_15, A15),
974 	PINMUX_IPSR_MSEL(IP3_17_15, SCIFB2_SCK_B, SEL_SCIFB2_1),
975 	PINMUX_IPSR_GPSR(IP3_17_15, ATARD1_N),
976 	PINMUX_IPSR_GPSR(IP3_17_15, MSIOF2_SS2),
977 	PINMUX_IPSR_GPSR(IP3_19_18, A16),
978 	PINMUX_IPSR_GPSR(IP3_19_18, ATAWR1_N),
979 	PINMUX_IPSR_GPSR(IP3_22_20, A17),
980 	PINMUX_IPSR_MSEL(IP3_22_20, AD_DO_B, SEL_ADI_1),
981 	PINMUX_IPSR_GPSR(IP3_22_20, ATADIR1_N),
982 	PINMUX_IPSR_GPSR(IP3_25_23, A18),
983 	PINMUX_IPSR_MSEL(IP3_25_23, AD_CLK_B, SEL_ADI_1),
984 	PINMUX_IPSR_GPSR(IP3_25_23, ATAG1_N),
985 	PINMUX_IPSR_GPSR(IP3_28_26, A19),
986 	PINMUX_IPSR_MSEL(IP3_28_26, AD_NCS_N_B, SEL_ADI_1),
987 	PINMUX_IPSR_GPSR(IP3_28_26, ATACS01_N),
988 	PINMUX_IPSR_MSEL(IP3_28_26, EX_WAIT0_B, SEL_LBS_1),
989 	PINMUX_IPSR_GPSR(IP3_31_29, A20),
990 	PINMUX_IPSR_GPSR(IP3_31_29, SPCLK),
991 	PINMUX_IPSR_MSEL(IP3_31_29, VI1_R3, SEL_VI1_0),
992 	PINMUX_IPSR_MSEL(IP3_31_29, VI1_R3_B, SEL_VI1_1),
993 	PINMUX_IPSR_GPSR(IP3_31_29, VI2_G4),
994 
995 	PINMUX_IPSR_GPSR(IP4_2_0, A21),
996 	PINMUX_IPSR_GPSR(IP4_2_0, MOSI_IO0),
997 	PINMUX_IPSR_MSEL(IP4_2_0, VI1_R4, SEL_VI1_0),
998 	PINMUX_IPSR_MSEL(IP4_2_0, VI1_R4_B, SEL_VI1_1),
999 	PINMUX_IPSR_GPSR(IP4_2_0, VI2_G5),
1000 	PINMUX_IPSR_GPSR(IP4_5_3, A22),
1001 	PINMUX_IPSR_GPSR(IP4_5_3, MISO_IO1),
1002 	PINMUX_IPSR_MSEL(IP4_5_3, VI1_R5, SEL_VI1_0),
1003 	PINMUX_IPSR_MSEL(IP4_5_3, VI1_R5_B, SEL_VI1_1),
1004 	PINMUX_IPSR_GPSR(IP4_5_3, VI2_G6),
1005 	PINMUX_IPSR_GPSR(IP4_8_6, A23),
1006 	PINMUX_IPSR_GPSR(IP4_8_6, IO2),
1007 	PINMUX_IPSR_MSEL(IP4_8_6, VI1_G7, SEL_VI1_0),
1008 	PINMUX_IPSR_MSEL(IP4_8_6, VI1_G7_B, SEL_VI1_1),
1009 	PINMUX_IPSR_GPSR(IP4_8_6, VI2_G7),
1010 	PINMUX_IPSR_GPSR(IP4_11_9, A24),
1011 	PINMUX_IPSR_GPSR(IP4_11_9, IO3),
1012 	PINMUX_IPSR_MSEL(IP4_11_9, VI1_R7, SEL_VI1_0),
1013 	PINMUX_IPSR_MSEL(IP4_11_9, VI1_R7_B, SEL_VI1_1),
1014 	PINMUX_IPSR_MSEL(IP4_11_9, VI2_CLKENB, SEL_VI2_0),
1015 	PINMUX_IPSR_MSEL(IP4_11_9, VI2_CLKENB_B, SEL_VI2_1),
1016 	PINMUX_IPSR_GPSR(IP4_14_12, A25),
1017 	PINMUX_IPSR_GPSR(IP4_14_12, SSL),
1018 	PINMUX_IPSR_MSEL(IP4_14_12, VI1_G6, SEL_VI1_0),
1019 	PINMUX_IPSR_MSEL(IP4_14_12, VI1_G6_B, SEL_VI1_1),
1020 	PINMUX_IPSR_MSEL(IP4_14_12, VI2_FIELD, SEL_VI2_0),
1021 	PINMUX_IPSR_MSEL(IP4_14_12, VI2_FIELD_B, SEL_VI2_1),
1022 	PINMUX_IPSR_GPSR(IP4_17_15, CS0_N),
1023 	PINMUX_IPSR_MSEL(IP4_17_15, VI1_R6, SEL_VI1_0),
1024 	PINMUX_IPSR_MSEL(IP4_17_15, VI1_R6_B, SEL_VI1_1),
1025 	PINMUX_IPSR_GPSR(IP4_17_15, VI2_G3),
1026 	PINMUX_IPSR_MSEL(IP4_17_15, MSIOF0_SS2_B, SEL_SOF0_1),
1027 	PINMUX_IPSR_GPSR(IP4_20_18, CS1_N_A26),
1028 	PINMUX_IPSR_GPSR(IP4_20_18, SPEEDIN),
1029 	PINMUX_IPSR_MSEL(IP4_20_18, VI0_R7, SEL_VI0_0),
1030 	PINMUX_IPSR_MSEL(IP4_20_18, VI0_R7_B, SEL_VI0_1),
1031 	PINMUX_IPSR_MSEL(IP4_20_18, VI2_CLK, SEL_VI2_0),
1032 	PINMUX_IPSR_MSEL(IP4_20_18, VI2_CLK_B, SEL_VI2_1),
1033 	PINMUX_IPSR_GPSR(IP4_23_21, EX_CS0_N),
1034 	PINMUX_IPSR_MSEL(IP4_23_21, HRX1_B, SEL_HSCIF1_1),
1035 	PINMUX_IPSR_MSEL(IP4_23_21, VI1_G5, SEL_VI1_0),
1036 	PINMUX_IPSR_MSEL(IP4_23_21, VI1_G5_B, SEL_VI1_1),
1037 	PINMUX_IPSR_GPSR(IP4_23_21, VI2_R0),
1038 	PINMUX_IPSR_MSEL(IP4_23_21, HTX0_B, SEL_HSCIF0_1),
1039 	PINMUX_IPSR_MSEL(IP4_23_21, MSIOF0_SS1_B, SEL_SOF0_1),
1040 	PINMUX_IPSR_GPSR(IP4_26_24, EX_CS1_N),
1041 	PINMUX_IPSR_GPSR(IP4_26_24, GPS_CLK),
1042 	PINMUX_IPSR_MSEL(IP4_26_24, HCTS1_N_B, SEL_HSCIF1_1),
1043 	PINMUX_IPSR_MSEL(IP4_26_24, VI1_FIELD, SEL_VI1_0),
1044 	PINMUX_IPSR_MSEL(IP4_26_24, VI1_FIELD_B, SEL_VI1_1),
1045 	PINMUX_IPSR_GPSR(IP4_26_24, VI2_R1),
1046 	PINMUX_IPSR_GPSR(IP4_29_27, EX_CS2_N),
1047 	PINMUX_IPSR_GPSR(IP4_29_27, GPS_SIGN),
1048 	PINMUX_IPSR_MSEL(IP4_29_27, HRTS1_N_B, SEL_HSCIF1_1),
1049 	PINMUX_IPSR_GPSR(IP4_29_27, VI3_CLKENB),
1050 	PINMUX_IPSR_MSEL(IP4_29_27, VI1_G0, SEL_VI1_0),
1051 	PINMUX_IPSR_MSEL(IP4_29_27, VI1_G0_B, SEL_VI1_1),
1052 	PINMUX_IPSR_GPSR(IP4_29_27, VI2_R2),
1053 
1054 	PINMUX_IPSR_GPSR(IP5_2_0, EX_CS3_N),
1055 	PINMUX_IPSR_GPSR(IP5_2_0, GPS_MAG),
1056 	PINMUX_IPSR_GPSR(IP5_2_0, VI3_FIELD),
1057 	PINMUX_IPSR_MSEL(IP5_2_0, VI1_G1, SEL_VI1_0),
1058 	PINMUX_IPSR_MSEL(IP5_2_0, VI1_G1_B, SEL_VI1_1),
1059 	PINMUX_IPSR_GPSR(IP5_2_0, VI2_R3),
1060 	PINMUX_IPSR_GPSR(IP5_5_3, EX_CS4_N),
1061 	PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_SCK_B, SEL_SOF1_1),
1062 	PINMUX_IPSR_GPSR(IP5_5_3, VI3_HSYNC_N),
1063 	PINMUX_IPSR_MSEL(IP5_5_3, VI2_HSYNC_N, SEL_VI2_0),
1064 	PINMUX_IPSR_MSEL(IP5_5_3, IIC1_SCL, SEL_IIC1_0),
1065 	PINMUX_IPSR_MSEL(IP5_5_3, VI2_HSYNC_N_B, SEL_VI2_1),
1066 	PINMUX_IPSR_GPSR(IP5_5_3, INTC_EN0_N),
1067 	PINMUX_IPSR_MSEL(IP5_5_3, I2C1_SCL, SEL_I2C1_0),
1068 	PINMUX_IPSR_GPSR(IP5_9_6, EX_CS5_N),
1069 	PINMUX_IPSR_MSEL(IP5_9_6, CAN0_RX, SEL_CAN0_0),
1070 	PINMUX_IPSR_MSEL(IP5_9_6, MSIOF1_RXD_B, SEL_SOF1_1),
1071 	PINMUX_IPSR_GPSR(IP5_9_6, VI3_VSYNC_N),
1072 	PINMUX_IPSR_MSEL(IP5_9_6, VI1_G2, SEL_VI1_0),
1073 	PINMUX_IPSR_MSEL(IP5_9_6, VI1_G2_B, SEL_VI1_1),
1074 	PINMUX_IPSR_GPSR(IP5_9_6, VI2_R4),
1075 	PINMUX_IPSR_MSEL(IP5_9_6, IIC1_SDA, SEL_IIC1_0),
1076 	PINMUX_IPSR_GPSR(IP5_9_6, INTC_EN1_N),
1077 	PINMUX_IPSR_MSEL(IP5_9_6, I2C1_SDA, SEL_I2C1_0),
1078 	PINMUX_IPSR_GPSR(IP5_12_10, BS_N),
1079 	PINMUX_IPSR_MSEL(IP5_12_10, IETX, SEL_IEB_0),
1080 	PINMUX_IPSR_MSEL(IP5_12_10, HTX1_B, SEL_HSCIF1_1),
1081 	PINMUX_IPSR_MSEL(IP5_12_10, CAN1_TX, SEL_CAN1_0),
1082 	PINMUX_IPSR_GPSR(IP5_12_10, DRACK0),
1083 	PINMUX_IPSR_MSEL(IP5_12_10, IETX_C, SEL_IEB_2),
1084 	PINMUX_IPSR_GPSR(IP5_14_13, RD_N),
1085 	PINMUX_IPSR_MSEL(IP5_14_13, CAN0_TX, SEL_CAN0_0),
1086 	PINMUX_IPSR_MSEL(IP5_14_13, SCIFA0_SCK_B, SEL_SCFA_1),
1087 	PINMUX_IPSR_GPSR(IP5_17_15, RD_WR_N),
1088 	PINMUX_IPSR_MSEL(IP5_17_15, VI1_G3, SEL_VI1_0),
1089 	PINMUX_IPSR_MSEL(IP5_17_15, VI1_G3_B, SEL_VI1_1),
1090 	PINMUX_IPSR_GPSR(IP5_17_15, VI2_R5),
1091 	PINMUX_IPSR_MSEL(IP5_17_15, SCIFA0_RXD_B, SEL_SCFA_1),
1092 	PINMUX_IPSR_GPSR(IP5_17_15, INTC_IRQ4_N),
1093 	PINMUX_IPSR_GPSR(IP5_20_18, WE0_N),
1094 	PINMUX_IPSR_MSEL(IP5_20_18, IECLK, SEL_IEB_0),
1095 	PINMUX_IPSR_MSEL(IP5_20_18, CAN_CLK, SEL_CANCLK_0),
1096 	PINMUX_IPSR_MSEL(IP5_20_18, VI2_VSYNC_N, SEL_VI2_0),
1097 	PINMUX_IPSR_MSEL(IP5_20_18, SCIFA0_TXD_B, SEL_SCFA_1),
1098 	PINMUX_IPSR_MSEL(IP5_20_18, VI2_VSYNC_N_B, SEL_VI2_1),
1099 	PINMUX_IPSR_GPSR(IP5_23_21, WE1_N),
1100 	PINMUX_IPSR_MSEL(IP5_23_21, IERX, SEL_IEB_0),
1101 	PINMUX_IPSR_MSEL(IP5_23_21, CAN1_RX, SEL_CAN1_0),
1102 	PINMUX_IPSR_MSEL(IP5_23_21, VI1_G4, SEL_VI1_0),
1103 	PINMUX_IPSR_MSEL(IP5_23_21, VI1_G4_B, SEL_VI1_1),
1104 	PINMUX_IPSR_GPSR(IP5_23_21, VI2_R6),
1105 	PINMUX_IPSR_MSEL(IP5_23_21, SCIFA0_CTS_N_B, SEL_SCFA_1),
1106 	PINMUX_IPSR_MSEL(IP5_23_21, IERX_C, SEL_IEB_2),
1107 	PINMUX_IPSR_MSEL(IP5_26_24, EX_WAIT0, SEL_LBS_0),
1108 	PINMUX_IPSR_GPSR(IP5_26_24, IRQ3),
1109 	PINMUX_IPSR_GPSR(IP5_26_24, INTC_IRQ3_N),
1110 	PINMUX_IPSR_MSEL(IP5_26_24, VI3_CLK, SEL_VI3_0),
1111 	PINMUX_IPSR_MSEL(IP5_26_24, SCIFA0_RTS_N_B, SEL_SCFA_1),
1112 	PINMUX_IPSR_MSEL(IP5_26_24, HRX0_B, SEL_HSCIF0_1),
1113 	PINMUX_IPSR_MSEL(IP5_26_24, MSIOF0_SCK_B, SEL_SOF0_1),
1114 	PINMUX_IPSR_GPSR(IP5_29_27, DREQ0_N),
1115 	PINMUX_IPSR_MSEL(IP5_29_27, VI1_HSYNC_N, SEL_VI1_0),
1116 	PINMUX_IPSR_MSEL(IP5_29_27, VI1_HSYNC_N_B, SEL_VI1_1),
1117 	PINMUX_IPSR_GPSR(IP5_29_27, VI2_R7),
1118 	PINMUX_IPSR_MSEL(IP5_29_27, SSI_SCK78_C, SEL_SSI7_2),
1119 	PINMUX_IPSR_MSEL(IP5_29_27, SSI_WS78_B, SEL_SSI7_1),
1120 
1121 	PINMUX_IPSR_GPSR(IP6_2_0, DACK0),
1122 	PINMUX_IPSR_GPSR(IP6_2_0, IRQ0),
1123 	PINMUX_IPSR_GPSR(IP6_2_0, INTC_IRQ0_N),
1124 	PINMUX_IPSR_MSEL(IP6_2_0, SSI_SCK6_B, SEL_SSI6_1),
1125 	PINMUX_IPSR_MSEL(IP6_2_0, VI1_VSYNC_N, SEL_VI1_0),
1126 	PINMUX_IPSR_MSEL(IP6_2_0, VI1_VSYNC_N_B, SEL_VI1_1),
1127 	PINMUX_IPSR_MSEL(IP6_2_0, SSI_WS78_C, SEL_SSI7_2),
1128 	PINMUX_IPSR_GPSR(IP6_5_3, DREQ1_N),
1129 	PINMUX_IPSR_MSEL(IP6_5_3, VI1_CLKENB, SEL_VI1_0),
1130 	PINMUX_IPSR_MSEL(IP6_5_3, VI1_CLKENB_B, SEL_VI1_1),
1131 	PINMUX_IPSR_MSEL(IP6_5_3, SSI_SDATA7_C, SEL_SSI7_2),
1132 	PINMUX_IPSR_MSEL(IP6_5_3, SSI_SCK78_B, SEL_SSI7_1),
1133 	PINMUX_IPSR_GPSR(IP6_8_6, DACK1),
1134 	PINMUX_IPSR_GPSR(IP6_8_6, IRQ1),
1135 	PINMUX_IPSR_GPSR(IP6_8_6, INTC_IRQ1_N),
1136 	PINMUX_IPSR_MSEL(IP6_8_6, SSI_WS6_B, SEL_SSI6_1),
1137 	PINMUX_IPSR_MSEL(IP6_8_6, SSI_SDATA8_C, SEL_SSI8_2),
1138 	PINMUX_IPSR_GPSR(IP6_10_9, DREQ2_N),
1139 	PINMUX_IPSR_MSEL(IP6_10_9, HSCK1_B, SEL_HSCIF1_1),
1140 	PINMUX_IPSR_MSEL(IP6_10_9, HCTS0_N_B, SEL_HSCIF0_1),
1141 	PINMUX_IPSR_MSEL(IP6_10_9, MSIOF0_TXD_B, SEL_SOF0_1),
1142 	PINMUX_IPSR_GPSR(IP6_13_11, DACK2),
1143 	PINMUX_IPSR_GPSR(IP6_13_11, IRQ2),
1144 	PINMUX_IPSR_GPSR(IP6_13_11, INTC_IRQ2_N),
1145 	PINMUX_IPSR_MSEL(IP6_13_11, SSI_SDATA6_B, SEL_SSI6_1),
1146 	PINMUX_IPSR_MSEL(IP6_13_11, HRTS0_N_B, SEL_HSCIF0_1),
1147 	PINMUX_IPSR_MSEL(IP6_13_11, MSIOF0_RXD_B, SEL_SOF0_1),
1148 	PINMUX_IPSR_GPSR(IP6_16_14, ETH_CRS_DV),
1149 	PINMUX_IPSR_MSEL(IP6_16_14, STP_ISCLK_0_B, SEL_SSP_1),
1150 	PINMUX_IPSR_MSEL(IP6_16_14, TS_SDEN0_D, SEL_TSIF0_3),
1151 	PINMUX_IPSR_MSEL(IP6_16_14, GLO_Q0_C, SEL_GPS_2),
1152 	PINMUX_IPSR_MSEL(IP6_16_14, IIC2_SCL_E, SEL_IIC2_4),
1153 	PINMUX_IPSR_MSEL(IP6_16_14, I2C2_SCL_E, SEL_I2C2_4),
1154 	PINMUX_IPSR_GPSR(IP6_19_17, ETH_RX_ER),
1155 	PINMUX_IPSR_MSEL(IP6_19_17, STP_ISD_0_B, SEL_SSP_1),
1156 	PINMUX_IPSR_MSEL(IP6_19_17, TS_SPSYNC0_D, SEL_TSIF0_3),
1157 	PINMUX_IPSR_MSEL(IP6_19_17, GLO_Q1_C, SEL_GPS_2),
1158 	PINMUX_IPSR_MSEL(IP6_19_17, IIC2_SDA_E, SEL_IIC2_4),
1159 	PINMUX_IPSR_MSEL(IP6_19_17, I2C2_SDA_E, SEL_I2C2_4),
1160 	PINMUX_IPSR_GPSR(IP6_22_20, ETH_RXD0),
1161 	PINMUX_IPSR_MSEL(IP6_22_20, STP_ISEN_0_B, SEL_SSP_1),
1162 	PINMUX_IPSR_MSEL(IP6_22_20, TS_SDAT0_D, SEL_TSIF0_3),
1163 	PINMUX_IPSR_MSEL(IP6_22_20, GLO_I0_C, SEL_GPS_2),
1164 	PINMUX_IPSR_MSEL(IP6_22_20, SCIFB1_SCK_G, SEL_SCIFB1_6),
1165 	PINMUX_IPSR_MSEL(IP6_22_20, SCK1_E, SEL_SCIF1_4),
1166 	PINMUX_IPSR_GPSR(IP6_25_23, ETH_RXD1),
1167 	PINMUX_IPSR_MSEL(IP6_25_23, HRX0_E, SEL_HSCIF0_4),
1168 	PINMUX_IPSR_MSEL(IP6_25_23, STP_ISSYNC_0_B, SEL_SSP_1),
1169 	PINMUX_IPSR_MSEL(IP6_25_23, TS_SCK0_D, SEL_TSIF0_3),
1170 	PINMUX_IPSR_MSEL(IP6_25_23, GLO_I1_C, SEL_GPS_2),
1171 	PINMUX_IPSR_MSEL(IP6_25_23, SCIFB1_RXD_G, SEL_SCIFB1_6),
1172 	PINMUX_IPSR_MSEL(IP6_25_23, RX1_E, SEL_SCIF1_4),
1173 	PINMUX_IPSR_GPSR(IP6_28_26, ETH_LINK),
1174 	PINMUX_IPSR_MSEL(IP6_28_26, HTX0_E, SEL_HSCIF0_4),
1175 	PINMUX_IPSR_MSEL(IP6_28_26, STP_IVCXO27_0_B, SEL_SSP_1),
1176 	PINMUX_IPSR_MSEL(IP6_28_26, SCIFB1_TXD_G, SEL_SCIFB1_6),
1177 	PINMUX_IPSR_MSEL(IP6_28_26, TX1_E, SEL_SCIF1_4),
1178 	PINMUX_IPSR_GPSR(IP6_31_29, ETH_REF_CLK),
1179 	PINMUX_IPSR_MSEL(IP6_31_29, HCTS0_N_E, SEL_HSCIF0_4),
1180 	PINMUX_IPSR_MSEL(IP6_31_29, STP_IVCXO27_1_B, SEL_SSP_1),
1181 	PINMUX_IPSR_MSEL(IP6_31_29, HRX0_F, SEL_HSCIF0_5),
1182 
1183 	PINMUX_IPSR_GPSR(IP7_2_0, ETH_MDIO),
1184 	PINMUX_IPSR_MSEL(IP7_2_0, HRTS0_N_E, SEL_HSCIF0_4),
1185 	PINMUX_IPSR_MSEL(IP7_2_0, SIM0_D_C, SEL_SIM_2),
1186 	PINMUX_IPSR_MSEL(IP7_2_0, HCTS0_N_F, SEL_HSCIF0_5),
1187 	PINMUX_IPSR_GPSR(IP7_5_3, ETH_TXD1),
1188 	PINMUX_IPSR_MSEL(IP7_5_3, HTX0_F, SEL_HSCIF0_5),
1189 	PINMUX_IPSR_MSEL(IP7_5_3, BPFCLK_G, SEL_FM_6),
1190 	PINMUX_IPSR_GPSR(IP7_7_6, ETH_TX_EN),
1191 	PINMUX_IPSR_MSEL(IP7_7_6, SIM0_CLK_C, SEL_SIM_2),
1192 	PINMUX_IPSR_MSEL(IP7_7_6, HRTS0_N_F, SEL_HSCIF0_5),
1193 	PINMUX_IPSR_GPSR(IP7_9_8, ETH_MAGIC),
1194 	PINMUX_IPSR_MSEL(IP7_9_8, SIM0_RST_C, SEL_SIM_2),
1195 	PINMUX_IPSR_GPSR(IP7_12_10, ETH_TXD0),
1196 	PINMUX_IPSR_MSEL(IP7_12_10, STP_ISCLK_1_B, SEL_SSP_1),
1197 	PINMUX_IPSR_MSEL(IP7_12_10, TS_SDEN1_C, SEL_TSIF1_2),
1198 	PINMUX_IPSR_MSEL(IP7_12_10, GLO_SCLK_C, SEL_GPS_2),
1199 	PINMUX_IPSR_GPSR(IP7_15_13, ETH_MDC),
1200 	PINMUX_IPSR_MSEL(IP7_15_13, STP_ISD_1_B, SEL_SSP_1),
1201 	PINMUX_IPSR_MSEL(IP7_15_13, TS_SPSYNC1_C, SEL_TSIF1_2),
1202 	PINMUX_IPSR_MSEL(IP7_15_13, GLO_SDATA_C, SEL_GPS_2),
1203 	PINMUX_IPSR_GPSR(IP7_18_16, PWM0),
1204 	PINMUX_IPSR_MSEL(IP7_18_16, SCIFA2_SCK_C, SEL_SCIFA2_2),
1205 	PINMUX_IPSR_MSEL(IP7_18_16, STP_ISEN_1_B, SEL_SSP_1),
1206 	PINMUX_IPSR_MSEL(IP7_18_16, TS_SDAT1_C, SEL_TSIF1_2),
1207 	PINMUX_IPSR_MSEL(IP7_18_16, GLO_SS_C, SEL_GPS_2),
1208 	PINMUX_IPSR_GPSR(IP7_21_19, PWM1),
1209 	PINMUX_IPSR_MSEL(IP7_21_19, SCIFA2_TXD_C, SEL_SCIFA2_2),
1210 	PINMUX_IPSR_MSEL(IP7_21_19, STP_ISSYNC_1_B, SEL_SSP_1),
1211 	PINMUX_IPSR_MSEL(IP7_21_19, TS_SCK1_C, SEL_TSIF1_2),
1212 	PINMUX_IPSR_MSEL(IP7_21_19, GLO_RFON_C, SEL_GPS_2),
1213 	PINMUX_IPSR_GPSR(IP7_21_19, PCMOE_N),
1214 	PINMUX_IPSR_GPSR(IP7_24_22, PWM2),
1215 	PINMUX_IPSR_GPSR(IP7_24_22, PWMFSW0),
1216 	PINMUX_IPSR_MSEL(IP7_24_22, SCIFA2_RXD_C, SEL_SCIFA2_2),
1217 	PINMUX_IPSR_GPSR(IP7_24_22, PCMWE_N),
1218 	PINMUX_IPSR_MSEL(IP7_24_22, IECLK_C, SEL_IEB_2),
1219 	PINMUX_IPSR_GPSR(IP7_26_25, DU_DOTCLKIN1),
1220 	PINMUX_IPSR_GPSR(IP7_26_25, AUDIO_CLKC),
1221 	PINMUX_IPSR_GPSR(IP7_26_25, AUDIO_CLKOUT_C),
1222 	PINMUX_IPSR_MSEL(IP7_28_27, VI0_CLK, SEL_VI0_0),
1223 	PINMUX_IPSR_GPSR(IP7_28_27, ATACS00_N),
1224 	PINMUX_IPSR_GPSR(IP7_28_27, AVB_RXD1),
1225 	PINMUX_IPSR_MSEL(IP7_30_29, VI0_DATA0_VI0_B0, SEL_VI0_0),
1226 	PINMUX_IPSR_GPSR(IP7_30_29, ATACS10_N),
1227 	PINMUX_IPSR_GPSR(IP7_30_29, AVB_RXD2),
1228 
1229 	PINMUX_IPSR_MSEL(IP8_1_0, VI0_DATA1_VI0_B1, SEL_VI0_0),
1230 	PINMUX_IPSR_GPSR(IP8_1_0, ATARD0_N),
1231 	PINMUX_IPSR_GPSR(IP8_1_0, AVB_RXD3),
1232 	PINMUX_IPSR_MSEL(IP8_3_2, VI0_DATA2_VI0_B2, SEL_VI0_0),
1233 	PINMUX_IPSR_GPSR(IP8_3_2, ATAWR0_N),
1234 	PINMUX_IPSR_GPSR(IP8_3_2, AVB_RXD4),
1235 	PINMUX_IPSR_MSEL(IP8_5_4, VI0_DATA3_VI0_B3, SEL_VI0_0),
1236 	PINMUX_IPSR_GPSR(IP8_5_4, ATADIR0_N),
1237 	PINMUX_IPSR_GPSR(IP8_5_4, AVB_RXD5),
1238 	PINMUX_IPSR_MSEL(IP8_7_6, VI0_DATA4_VI0_B4, SEL_VI0_0),
1239 	PINMUX_IPSR_GPSR(IP8_7_6, ATAG0_N),
1240 	PINMUX_IPSR_GPSR(IP8_7_6, AVB_RXD6),
1241 	PINMUX_IPSR_MSEL(IP8_9_8, VI0_DATA5_VI0_B5, SEL_VI0_0),
1242 	PINMUX_IPSR_GPSR(IP8_9_8, EX_WAIT1),
1243 	PINMUX_IPSR_GPSR(IP8_9_8, AVB_RXD7),
1244 	PINMUX_IPSR_MSEL(IP8_11_10, VI0_DATA6_VI0_B6, SEL_VI0_0),
1245 	PINMUX_IPSR_GPSR(IP8_11_10, AVB_RX_ER),
1246 	PINMUX_IPSR_MSEL(IP8_13_12, VI0_DATA7_VI0_B7, SEL_VI0_0),
1247 	PINMUX_IPSR_GPSR(IP8_13_12, AVB_RX_CLK),
1248 	PINMUX_IPSR_MSEL(IP8_15_14, VI1_CLK, SEL_VI1_0),
1249 	PINMUX_IPSR_GPSR(IP8_15_14, AVB_RX_DV),
1250 	PINMUX_IPSR_MSEL(IP8_17_16, VI1_DATA0_VI1_B0, SEL_VI1_0),
1251 	PINMUX_IPSR_MSEL(IP8_17_16, SCIFA1_SCK_D, SEL_SCIFA1_3),
1252 	PINMUX_IPSR_GPSR(IP8_17_16, AVB_CRS),
1253 	PINMUX_IPSR_MSEL(IP8_19_18, VI1_DATA1_VI1_B1, SEL_VI1_0),
1254 	PINMUX_IPSR_MSEL(IP8_19_18, SCIFA1_RXD_D, SEL_SCIFA1_3),
1255 	PINMUX_IPSR_GPSR(IP8_19_18, AVB_MDC),
1256 	PINMUX_IPSR_MSEL(IP8_21_20, VI1_DATA2_VI1_B2, SEL_VI1_0),
1257 	PINMUX_IPSR_MSEL(IP8_21_20, SCIFA1_TXD_D, SEL_SCIFA1_3),
1258 	PINMUX_IPSR_GPSR(IP8_21_20, AVB_MDIO),
1259 	PINMUX_IPSR_MSEL(IP8_23_22, VI1_DATA3_VI1_B3, SEL_VI1_0),
1260 	PINMUX_IPSR_MSEL(IP8_23_22, SCIFA1_CTS_N_D, SEL_SCIFA1_3),
1261 	PINMUX_IPSR_GPSR(IP8_23_22, AVB_GTX_CLK),
1262 	PINMUX_IPSR_MSEL(IP8_25_24, VI1_DATA4_VI1_B4, SEL_VI1_0),
1263 	PINMUX_IPSR_MSEL(IP8_25_24, SCIFA1_RTS_N_D, SEL_SCIFA1_3),
1264 	PINMUX_IPSR_GPSR(IP8_25_24, AVB_MAGIC),
1265 	PINMUX_IPSR_MSEL(IP8_26, VI1_DATA5_VI1_B5, SEL_VI1_0),
1266 	PINMUX_IPSR_GPSR(IP8_26, AVB_PHY_INT),
1267 	PINMUX_IPSR_MSEL(IP8_27, VI1_DATA6_VI1_B6, SEL_VI1_0),
1268 	PINMUX_IPSR_GPSR(IP8_27, AVB_GTXREFCLK),
1269 	PINMUX_IPSR_GPSR(IP8_28, SD0_CLK),
1270 	PINMUX_IPSR_MSEL(IP8_28, VI1_DATA0_VI1_B0_B, SEL_VI1_1),
1271 	PINMUX_IPSR_GPSR(IP8_30_29, SD0_CMD),
1272 	PINMUX_IPSR_MSEL(IP8_30_29, SCIFB1_SCK_B, SEL_SCIFB1_1),
1273 	PINMUX_IPSR_MSEL(IP8_30_29, VI1_DATA1_VI1_B1_B, SEL_VI1_1),
1274 
1275 	PINMUX_IPSR_GPSR(IP9_1_0, SD0_DAT0),
1276 	PINMUX_IPSR_MSEL(IP9_1_0, SCIFB1_RXD_B, SEL_SCIFB1_1),
1277 	PINMUX_IPSR_MSEL(IP9_1_0, VI1_DATA2_VI1_B2_B, SEL_VI1_1),
1278 	PINMUX_IPSR_GPSR(IP9_3_2, SD0_DAT1),
1279 	PINMUX_IPSR_MSEL(IP9_3_2, SCIFB1_TXD_B, SEL_SCIFB1_1),
1280 	PINMUX_IPSR_MSEL(IP9_3_2, VI1_DATA3_VI1_B3_B, SEL_VI1_1),
1281 	PINMUX_IPSR_GPSR(IP9_5_4, SD0_DAT2),
1282 	PINMUX_IPSR_MSEL(IP9_5_4, SCIFB1_CTS_N_B, SEL_SCIFB1_1),
1283 	PINMUX_IPSR_MSEL(IP9_5_4, VI1_DATA4_VI1_B4_B, SEL_VI1_1),
1284 	PINMUX_IPSR_GPSR(IP9_7_6, SD0_DAT3),
1285 	PINMUX_IPSR_MSEL(IP9_7_6, SCIFB1_RTS_N_B, SEL_SCIFB1_1),
1286 	PINMUX_IPSR_MSEL(IP9_7_6, VI1_DATA5_VI1_B5_B, SEL_VI1_1),
1287 	PINMUX_IPSR_GPSR(IP9_11_8, SD0_CD),
1288 	PINMUX_IPSR_GPSR(IP9_11_8, MMC0_D6),
1289 	PINMUX_IPSR_MSEL(IP9_11_8, TS_SDEN0_B, SEL_TSIF0_1),
1290 	PINMUX_IPSR_GPSR(IP9_11_8, USB0_EXTP),
1291 	PINMUX_IPSR_MSEL(IP9_11_8, GLO_SCLK, SEL_GPS_0),
1292 	PINMUX_IPSR_MSEL(IP9_11_8, VI1_DATA6_VI1_B6_B, SEL_VI1_1),
1293 	PINMUX_IPSR_MSEL(IP9_11_8, IIC1_SCL_B, SEL_IIC1_1),
1294 	PINMUX_IPSR_MSEL(IP9_11_8, I2C1_SCL_B, SEL_I2C1_1),
1295 	PINMUX_IPSR_MSEL(IP9_11_8, VI2_DATA6_VI2_B6_B, SEL_VI2_1),
1296 	PINMUX_IPSR_GPSR(IP9_15_12, SD0_WP),
1297 	PINMUX_IPSR_GPSR(IP9_15_12, MMC0_D7),
1298 	PINMUX_IPSR_MSEL(IP9_15_12, TS_SPSYNC0_B, SEL_TSIF0_1),
1299 	PINMUX_IPSR_GPSR(IP9_15_12, USB0_IDIN),
1300 	PINMUX_IPSR_MSEL(IP9_15_12, GLO_SDATA, SEL_GPS_0),
1301 	PINMUX_IPSR_MSEL(IP9_15_12, VI1_DATA7_VI1_B7_B, SEL_VI1_1),
1302 	PINMUX_IPSR_MSEL(IP9_15_12, IIC1_SDA_B, SEL_IIC1_1),
1303 	PINMUX_IPSR_MSEL(IP9_15_12, I2C1_SDA_B, SEL_I2C1_1),
1304 	PINMUX_IPSR_MSEL(IP9_15_12, VI2_DATA7_VI2_B7_B, SEL_VI2_1),
1305 	PINMUX_IPSR_GPSR(IP9_17_16, SD1_CLK),
1306 	PINMUX_IPSR_GPSR(IP9_17_16, AVB_TX_EN),
1307 	PINMUX_IPSR_GPSR(IP9_19_18, SD1_CMD),
1308 	PINMUX_IPSR_GPSR(IP9_19_18, AVB_TX_ER),
1309 	PINMUX_IPSR_MSEL(IP9_19_18, SCIFB0_SCK_B, SEL_SCIFB_1),
1310 	PINMUX_IPSR_GPSR(IP9_21_20, SD1_DAT0),
1311 	PINMUX_IPSR_GPSR(IP9_21_20, AVB_TX_CLK),
1312 	PINMUX_IPSR_MSEL(IP9_21_20, SCIFB0_RXD_B, SEL_SCIFB_1),
1313 	PINMUX_IPSR_GPSR(IP9_23_22, SD1_DAT1),
1314 	PINMUX_IPSR_GPSR(IP9_23_22, AVB_LINK),
1315 	PINMUX_IPSR_MSEL(IP9_23_22, SCIFB0_TXD_B, SEL_SCIFB_1),
1316 	PINMUX_IPSR_GPSR(IP9_25_24, SD1_DAT2),
1317 	PINMUX_IPSR_GPSR(IP9_25_24, AVB_COL),
1318 	PINMUX_IPSR_MSEL(IP9_25_24, SCIFB0_CTS_N_B, SEL_SCIFB_1),
1319 	PINMUX_IPSR_GPSR(IP9_27_26, SD1_DAT3),
1320 	PINMUX_IPSR_GPSR(IP9_27_26, AVB_RXD0),
1321 	PINMUX_IPSR_MSEL(IP9_27_26, SCIFB0_RTS_N_B, SEL_SCIFB_1),
1322 	PINMUX_IPSR_GPSR(IP9_31_28, SD1_CD),
1323 	PINMUX_IPSR_GPSR(IP9_31_28, MMC1_D6),
1324 	PINMUX_IPSR_MSEL(IP9_31_28, TS_SDEN1, SEL_TSIF1_0),
1325 	PINMUX_IPSR_GPSR(IP9_31_28, USB1_EXTP),
1326 	PINMUX_IPSR_MSEL(IP9_31_28, GLO_SS, SEL_GPS_0),
1327 	PINMUX_IPSR_MSEL(IP9_31_28, VI0_CLK_B, SEL_VI0_1),
1328 	PINMUX_IPSR_MSEL(IP9_31_28, IIC2_SCL_D, SEL_IIC2_3),
1329 	PINMUX_IPSR_MSEL(IP9_31_28, I2C2_SCL_D, SEL_I2C2_3),
1330 	PINMUX_IPSR_MSEL(IP9_31_28, SIM0_CLK_B, SEL_SIM_1),
1331 	PINMUX_IPSR_MSEL(IP9_31_28, VI3_CLK_B, SEL_VI3_1),
1332 
1333 	PINMUX_IPSR_GPSR(IP10_3_0, SD1_WP),
1334 	PINMUX_IPSR_GPSR(IP10_3_0, MMC1_D7),
1335 	PINMUX_IPSR_MSEL(IP10_3_0, TS_SPSYNC1, SEL_TSIF1_0),
1336 	PINMUX_IPSR_GPSR(IP10_3_0, USB1_IDIN),
1337 	PINMUX_IPSR_MSEL(IP10_3_0, GLO_RFON, SEL_GPS_0),
1338 	PINMUX_IPSR_MSEL(IP10_3_0, VI1_CLK_B, SEL_VI1_1),
1339 	PINMUX_IPSR_MSEL(IP10_3_0, IIC2_SDA_D, SEL_IIC2_3),
1340 	PINMUX_IPSR_MSEL(IP10_3_0, I2C2_SDA_D, SEL_I2C2_3),
1341 	PINMUX_IPSR_MSEL(IP10_3_0, SIM0_D_B, SEL_SIM_1),
1342 	PINMUX_IPSR_GPSR(IP10_6_4, SD2_CLK),
1343 	PINMUX_IPSR_GPSR(IP10_6_4, MMC0_CLK),
1344 	PINMUX_IPSR_MSEL(IP10_6_4, SIM0_CLK, SEL_SIM_0),
1345 	PINMUX_IPSR_MSEL(IP10_6_4, VI0_DATA0_VI0_B0_B, SEL_VI0_1),
1346 	PINMUX_IPSR_MSEL(IP10_6_4, TS_SDEN0_C, SEL_TSIF0_2),
1347 	PINMUX_IPSR_MSEL(IP10_6_4, GLO_SCLK_B, SEL_GPS_1),
1348 	PINMUX_IPSR_MSEL(IP10_6_4, VI3_DATA0_B, SEL_VI3_1),
1349 	PINMUX_IPSR_GPSR(IP10_10_7, SD2_CMD),
1350 	PINMUX_IPSR_GPSR(IP10_10_7, MMC0_CMD),
1351 	PINMUX_IPSR_MSEL(IP10_10_7, SIM0_D, SEL_SIM_0),
1352 	PINMUX_IPSR_MSEL(IP10_10_7, VI0_DATA1_VI0_B1_B, SEL_VI0_1),
1353 	PINMUX_IPSR_MSEL(IP10_10_7, SCIFB1_SCK_E, SEL_SCIFB1_4),
1354 	PINMUX_IPSR_MSEL(IP10_10_7, SCK1_D, SEL_SCIF1_3),
1355 	PINMUX_IPSR_MSEL(IP10_10_7, TS_SPSYNC0_C, SEL_TSIF0_2),
1356 	PINMUX_IPSR_MSEL(IP10_10_7, GLO_SDATA_B, SEL_GPS_1),
1357 	PINMUX_IPSR_MSEL(IP10_10_7, VI3_DATA1_B, SEL_VI3_1),
1358 	PINMUX_IPSR_GPSR(IP10_14_11, SD2_DAT0),
1359 	PINMUX_IPSR_GPSR(IP10_14_11, MMC0_D0),
1360 	PINMUX_IPSR_MSEL(IP10_14_11, FMCLK_B, SEL_FM_1),
1361 	PINMUX_IPSR_MSEL(IP10_14_11, VI0_DATA2_VI0_B2_B, SEL_VI0_1),
1362 	PINMUX_IPSR_MSEL(IP10_14_11, SCIFB1_RXD_E, SEL_SCIFB1_4),
1363 	PINMUX_IPSR_MSEL(IP10_14_11, RX1_D, SEL_SCIF1_3),
1364 	PINMUX_IPSR_MSEL(IP10_14_11, TS_SDAT0_C, SEL_TSIF0_2),
1365 	PINMUX_IPSR_MSEL(IP10_14_11, GLO_SS_B, SEL_GPS_1),
1366 	PINMUX_IPSR_MSEL(IP10_14_11, VI3_DATA2_B, SEL_VI3_1),
1367 	PINMUX_IPSR_GPSR(IP10_18_15, SD2_DAT1),
1368 	PINMUX_IPSR_GPSR(IP10_18_15, MMC0_D1),
1369 	PINMUX_IPSR_MSEL(IP10_18_15, FMIN_B, SEL_FM_1),
1370 	PINMUX_IPSR_MSEL(IP10_18_15, VI0_DATA3_VI0_B3_B, SEL_VI0_1),
1371 	PINMUX_IPSR_MSEL(IP10_18_15, SCIFB1_TXD_E, SEL_SCIFB1_4),
1372 	PINMUX_IPSR_MSEL(IP10_18_15, TX1_D, SEL_SCIF1_3),
1373 	PINMUX_IPSR_MSEL(IP10_18_15, TS_SCK0_C, SEL_TSIF0_2),
1374 	PINMUX_IPSR_MSEL(IP10_18_15, GLO_RFON_B, SEL_GPS_1),
1375 	PINMUX_IPSR_MSEL(IP10_18_15, VI3_DATA3_B, SEL_VI3_1),
1376 	PINMUX_IPSR_GPSR(IP10_22_19, SD2_DAT2),
1377 	PINMUX_IPSR_GPSR(IP10_22_19, MMC0_D2),
1378 	PINMUX_IPSR_MSEL(IP10_22_19, BPFCLK_B, SEL_FM_1),
1379 	PINMUX_IPSR_MSEL(IP10_22_19, VI0_DATA4_VI0_B4_B, SEL_VI0_1),
1380 	PINMUX_IPSR_MSEL(IP10_22_19, HRX0_D, SEL_HSCIF0_3),
1381 	PINMUX_IPSR_MSEL(IP10_22_19, TS_SDEN1_B, SEL_TSIF1_1),
1382 	PINMUX_IPSR_MSEL(IP10_22_19, GLO_Q0_B, SEL_GPS_1),
1383 	PINMUX_IPSR_MSEL(IP10_22_19, VI3_DATA4_B, SEL_VI3_1),
1384 	PINMUX_IPSR_GPSR(IP10_25_23, SD2_DAT3),
1385 	PINMUX_IPSR_GPSR(IP10_25_23, MMC0_D3),
1386 	PINMUX_IPSR_MSEL(IP10_25_23, SIM0_RST, SEL_SIM_0),
1387 	PINMUX_IPSR_MSEL(IP10_25_23, VI0_DATA5_VI0_B5_B, SEL_VI0_1),
1388 	PINMUX_IPSR_MSEL(IP10_25_23, HTX0_D, SEL_HSCIF0_3),
1389 	PINMUX_IPSR_MSEL(IP10_25_23, TS_SPSYNC1_B, SEL_TSIF1_1),
1390 	PINMUX_IPSR_MSEL(IP10_25_23, GLO_Q1_B, SEL_GPS_1),
1391 	PINMUX_IPSR_MSEL(IP10_25_23, VI3_DATA5_B, SEL_VI3_1),
1392 	PINMUX_IPSR_GPSR(IP10_29_26, SD2_CD),
1393 	PINMUX_IPSR_GPSR(IP10_29_26, MMC0_D4),
1394 	PINMUX_IPSR_MSEL(IP10_29_26, TS_SDAT0_B, SEL_TSIF0_1),
1395 	PINMUX_IPSR_GPSR(IP10_29_26, USB2_EXTP),
1396 	PINMUX_IPSR_MSEL(IP10_29_26, GLO_I0, SEL_GPS_0),
1397 	PINMUX_IPSR_MSEL(IP10_29_26, VI0_DATA6_VI0_B6_B, SEL_VI0_1),
1398 	PINMUX_IPSR_MSEL(IP10_29_26, HCTS0_N_D, SEL_HSCIF0_3),
1399 	PINMUX_IPSR_MSEL(IP10_29_26, TS_SDAT1_B, SEL_TSIF1_1),
1400 	PINMUX_IPSR_MSEL(IP10_29_26, GLO_I0_B, SEL_GPS_1),
1401 	PINMUX_IPSR_MSEL(IP10_29_26, VI3_DATA6_B, SEL_VI3_1),
1402 
1403 	PINMUX_IPSR_GPSR(IP11_3_0, SD2_WP),
1404 	PINMUX_IPSR_GPSR(IP11_3_0, MMC0_D5),
1405 	PINMUX_IPSR_MSEL(IP11_3_0, TS_SCK0_B, SEL_TSIF0_1),
1406 	PINMUX_IPSR_GPSR(IP11_3_0, USB2_IDIN),
1407 	PINMUX_IPSR_MSEL(IP11_3_0, GLO_I1, SEL_GPS_0),
1408 	PINMUX_IPSR_MSEL(IP11_3_0, VI0_DATA7_VI0_B7_B, SEL_VI0_1),
1409 	PINMUX_IPSR_MSEL(IP11_3_0, HRTS0_N_D, SEL_HSCIF0_3),
1410 	PINMUX_IPSR_MSEL(IP11_3_0, TS_SCK1_B, SEL_TSIF1_1),
1411 	PINMUX_IPSR_MSEL(IP11_3_0, GLO_I1_B, SEL_GPS_1),
1412 	PINMUX_IPSR_MSEL(IP11_3_0, VI3_DATA7_B, SEL_VI3_1),
1413 	PINMUX_IPSR_GPSR(IP11_4, SD3_CLK),
1414 	PINMUX_IPSR_GPSR(IP11_4, MMC1_CLK),
1415 	PINMUX_IPSR_GPSR(IP11_6_5, SD3_CMD),
1416 	PINMUX_IPSR_GPSR(IP11_6_5, MMC1_CMD),
1417 	PINMUX_IPSR_GPSR(IP11_6_5, MTS_N),
1418 	PINMUX_IPSR_GPSR(IP11_8_7, SD3_DAT0),
1419 	PINMUX_IPSR_GPSR(IP11_8_7, MMC1_D0),
1420 	PINMUX_IPSR_GPSR(IP11_8_7, STM_N),
1421 	PINMUX_IPSR_GPSR(IP11_10_9, SD3_DAT1),
1422 	PINMUX_IPSR_GPSR(IP11_10_9, MMC1_D1),
1423 	PINMUX_IPSR_GPSR(IP11_10_9, MDATA),
1424 	PINMUX_IPSR_GPSR(IP11_12_11, SD3_DAT2),
1425 	PINMUX_IPSR_GPSR(IP11_12_11, MMC1_D2),
1426 	PINMUX_IPSR_GPSR(IP11_12_11, SDATA),
1427 	PINMUX_IPSR_GPSR(IP11_14_13, SD3_DAT3),
1428 	PINMUX_IPSR_GPSR(IP11_14_13, MMC1_D3),
1429 	PINMUX_IPSR_GPSR(IP11_14_13, SCKZ),
1430 	PINMUX_IPSR_GPSR(IP11_17_15, SD3_CD),
1431 	PINMUX_IPSR_GPSR(IP11_17_15, MMC1_D4),
1432 	PINMUX_IPSR_MSEL(IP11_17_15, TS_SDAT1, SEL_TSIF1_0),
1433 	PINMUX_IPSR_GPSR(IP11_17_15, VSP),
1434 	PINMUX_IPSR_MSEL(IP11_17_15, GLO_Q0, SEL_GPS_0),
1435 	PINMUX_IPSR_MSEL(IP11_17_15, SIM0_RST_B, SEL_SIM_1),
1436 	PINMUX_IPSR_GPSR(IP11_21_18, SD3_WP),
1437 	PINMUX_IPSR_GPSR(IP11_21_18, MMC1_D5),
1438 	PINMUX_IPSR_MSEL(IP11_21_18, TS_SCK1, SEL_TSIF1_0),
1439 	PINMUX_IPSR_MSEL(IP11_21_18, GLO_Q1, SEL_GPS_0),
1440 	PINMUX_IPSR_MSEL(IP11_21_18, FMIN_C, SEL_FM_2),
1441 	PINMUX_IPSR_MSEL(IP11_21_18, FMIN_E, SEL_FM_4),
1442 	PINMUX_IPSR_MSEL(IP11_21_18, FMIN_F, SEL_FM_5),
1443 	PINMUX_IPSR_GPSR(IP11_23_22, MLB_CLK),
1444 	PINMUX_IPSR_MSEL(IP11_23_22, IIC2_SCL_B, SEL_IIC2_1),
1445 	PINMUX_IPSR_MSEL(IP11_23_22, I2C2_SCL_B, SEL_I2C2_1),
1446 	PINMUX_IPSR_GPSR(IP11_26_24, MLB_SIG),
1447 	PINMUX_IPSR_MSEL(IP11_26_24, SCIFB1_RXD_D, SEL_SCIFB1_3),
1448 	PINMUX_IPSR_MSEL(IP11_26_24, RX1_C, SEL_SCIF1_2),
1449 	PINMUX_IPSR_MSEL(IP11_26_24, IIC2_SDA_B, SEL_IIC2_1),
1450 	PINMUX_IPSR_MSEL(IP11_26_24, I2C2_SDA_B, SEL_I2C2_1),
1451 	PINMUX_IPSR_GPSR(IP11_29_27, MLB_DAT),
1452 	PINMUX_IPSR_MSEL(IP11_29_27, SCIFB1_TXD_D, SEL_SCIFB1_3),
1453 	PINMUX_IPSR_MSEL(IP11_29_27, TX1_C, SEL_SCIF1_2),
1454 	PINMUX_IPSR_MSEL(IP11_29_27, BPFCLK_C, SEL_FM_2),
1455 	PINMUX_IPSR_GPSR(IP11_31_30, SSI_SCK0129),
1456 	PINMUX_IPSR_MSEL(IP11_31_30, CAN_CLK_B, SEL_CANCLK_1),
1457 	PINMUX_IPSR_GPSR(IP11_31_30, MOUT0),
1458 
1459 	PINMUX_IPSR_GPSR(IP12_1_0, SSI_WS0129),
1460 	PINMUX_IPSR_MSEL(IP12_1_0, CAN0_TX_B, SEL_CAN0_1),
1461 	PINMUX_IPSR_GPSR(IP12_1_0, MOUT1),
1462 	PINMUX_IPSR_GPSR(IP12_3_2, SSI_SDATA0),
1463 	PINMUX_IPSR_MSEL(IP12_3_2, CAN0_RX_B, SEL_CAN0_1),
1464 	PINMUX_IPSR_GPSR(IP12_3_2, MOUT2),
1465 	PINMUX_IPSR_GPSR(IP12_5_4, SSI_SDATA1),
1466 	PINMUX_IPSR_MSEL(IP12_5_4, CAN1_TX_B, SEL_CAN1_1),
1467 	PINMUX_IPSR_GPSR(IP12_5_4, MOUT5),
1468 	PINMUX_IPSR_GPSR(IP12_7_6, SSI_SDATA2),
1469 	PINMUX_IPSR_MSEL(IP12_7_6, CAN1_RX_B, SEL_CAN1_1),
1470 	PINMUX_IPSR_GPSR(IP12_7_6, SSI_SCK1),
1471 	PINMUX_IPSR_GPSR(IP12_7_6, MOUT6),
1472 	PINMUX_IPSR_GPSR(IP12_10_8, SSI_SCK34),
1473 	PINMUX_IPSR_GPSR(IP12_10_8, STP_OPWM_0),
1474 	PINMUX_IPSR_MSEL(IP12_10_8, SCIFB0_SCK, SEL_SCIFB_0),
1475 	PINMUX_IPSR_MSEL(IP12_10_8, MSIOF1_SCK, SEL_SOF1_0),
1476 	PINMUX_IPSR_GPSR(IP12_10_8, CAN_DEBUG_HW_TRIGGER),
1477 	PINMUX_IPSR_GPSR(IP12_13_11, SSI_WS34),
1478 	PINMUX_IPSR_MSEL(IP12_13_11, STP_IVCXO27_0, SEL_SSP_0),
1479 	PINMUX_IPSR_MSEL(IP12_13_11, SCIFB0_RXD, SEL_SCIFB_0),
1480 	PINMUX_IPSR_GPSR(IP12_13_11, MSIOF1_SYNC),
1481 	PINMUX_IPSR_GPSR(IP12_13_11, CAN_STEP0),
1482 	PINMUX_IPSR_GPSR(IP12_16_14, SSI_SDATA3),
1483 	PINMUX_IPSR_MSEL(IP12_16_14, STP_ISCLK_0, SEL_SSP_0),
1484 	PINMUX_IPSR_MSEL(IP12_16_14, SCIFB0_TXD, SEL_SCIFB_0),
1485 	PINMUX_IPSR_MSEL(IP12_16_14, MSIOF1_SS1, SEL_SOF1_0),
1486 	PINMUX_IPSR_GPSR(IP12_16_14, CAN_TXCLK),
1487 	PINMUX_IPSR_GPSR(IP12_19_17, SSI_SCK4),
1488 	PINMUX_IPSR_MSEL(IP12_19_17, STP_ISD_0, SEL_SSP_0),
1489 	PINMUX_IPSR_MSEL(IP12_19_17, SCIFB0_CTS_N, SEL_SCIFB_0),
1490 	PINMUX_IPSR_MSEL(IP12_19_17, MSIOF1_SS2, SEL_SOF1_0),
1491 	PINMUX_IPSR_MSEL(IP12_19_17, SSI_SCK5_C, SEL_SSI5_2),
1492 	PINMUX_IPSR_GPSR(IP12_19_17, CAN_DEBUGOUT0),
1493 	PINMUX_IPSR_GPSR(IP12_22_20, SSI_WS4),
1494 	PINMUX_IPSR_MSEL(IP12_22_20, STP_ISEN_0, SEL_SSP_0),
1495 	PINMUX_IPSR_MSEL(IP12_22_20, SCIFB0_RTS_N, SEL_SCIFB_0),
1496 	PINMUX_IPSR_MSEL(IP12_22_20, MSIOF1_TXD, SEL_SOF1_0),
1497 	PINMUX_IPSR_MSEL(IP12_22_20, SSI_WS5_C, SEL_SSI5_2),
1498 	PINMUX_IPSR_GPSR(IP12_22_20, CAN_DEBUGOUT1),
1499 	PINMUX_IPSR_GPSR(IP12_24_23, SSI_SDATA4),
1500 	PINMUX_IPSR_MSEL(IP12_24_23, STP_ISSYNC_0, SEL_SSP_0),
1501 	PINMUX_IPSR_MSEL(IP12_24_23, MSIOF1_RXD, SEL_SOF1_0),
1502 	PINMUX_IPSR_GPSR(IP12_24_23, CAN_DEBUGOUT2),
1503 	PINMUX_IPSR_MSEL(IP12_27_25, SSI_SCK5, SEL_SSI5_0),
1504 	PINMUX_IPSR_MSEL(IP12_27_25, SCIFB1_SCK, SEL_SCIFB1_0),
1505 	PINMUX_IPSR_MSEL(IP12_27_25, IERX_B, SEL_IEB_1),
1506 	PINMUX_IPSR_GPSR(IP12_27_25, DU2_EXHSYNC_DU2_HSYNC),
1507 	PINMUX_IPSR_GPSR(IP12_27_25, QSTH_QHS),
1508 	PINMUX_IPSR_GPSR(IP12_27_25, CAN_DEBUGOUT3),
1509 	PINMUX_IPSR_MSEL(IP12_30_28, SSI_WS5, SEL_SSI5_0),
1510 	PINMUX_IPSR_MSEL(IP12_30_28, SCIFB1_RXD, SEL_SCIFB1_0),
1511 	PINMUX_IPSR_MSEL(IP12_30_28, IECLK_B, SEL_IEB_1),
1512 	PINMUX_IPSR_GPSR(IP12_30_28, DU2_EXVSYNC_DU2_VSYNC),
1513 	PINMUX_IPSR_GPSR(IP12_30_28, QSTB_QHE),
1514 	PINMUX_IPSR_GPSR(IP12_30_28, CAN_DEBUGOUT4),
1515 
1516 	PINMUX_IPSR_MSEL(IP13_2_0, SSI_SDATA5, SEL_SSI5_0),
1517 	PINMUX_IPSR_MSEL(IP13_2_0, SCIFB1_TXD, SEL_SCIFB1_0),
1518 	PINMUX_IPSR_MSEL(IP13_2_0, IETX_B, SEL_IEB_1),
1519 	PINMUX_IPSR_GPSR(IP13_2_0, DU2_DR2),
1520 	PINMUX_IPSR_GPSR(IP13_2_0, LCDOUT2),
1521 	PINMUX_IPSR_GPSR(IP13_2_0, CAN_DEBUGOUT5),
1522 	PINMUX_IPSR_MSEL(IP13_6_3, SSI_SCK6, SEL_SSI6_0),
1523 	PINMUX_IPSR_MSEL(IP13_6_3, SCIFB1_CTS_N, SEL_SCIFB1_0),
1524 	PINMUX_IPSR_MSEL(IP13_6_3, BPFCLK_D, SEL_FM_3),
1525 	PINMUX_IPSR_GPSR(IP13_6_3, DU2_DR3),
1526 	PINMUX_IPSR_GPSR(IP13_6_3, LCDOUT3),
1527 	PINMUX_IPSR_GPSR(IP13_6_3, CAN_DEBUGOUT6),
1528 	PINMUX_IPSR_MSEL(IP13_6_3, BPFCLK_F, SEL_FM_5),
1529 	PINMUX_IPSR_MSEL(IP13_9_7, SSI_WS6, SEL_SSI6_0),
1530 	PINMUX_IPSR_MSEL(IP13_9_7, SCIFB1_RTS_N, SEL_SCIFB1_0),
1531 	PINMUX_IPSR_MSEL(IP13_9_7, CAN0_TX_D, SEL_CAN0_3),
1532 	PINMUX_IPSR_GPSR(IP13_9_7, DU2_DR4),
1533 	PINMUX_IPSR_GPSR(IP13_9_7, LCDOUT4),
1534 	PINMUX_IPSR_GPSR(IP13_9_7, CAN_DEBUGOUT7),
1535 	PINMUX_IPSR_MSEL(IP13_12_10, SSI_SDATA6, SEL_SSI6_0),
1536 	PINMUX_IPSR_MSEL(IP13_12_10, FMIN_D, SEL_FM_3),
1537 	PINMUX_IPSR_GPSR(IP13_12_10, DU2_DR5),
1538 	PINMUX_IPSR_GPSR(IP13_12_10, LCDOUT5),
1539 	PINMUX_IPSR_GPSR(IP13_12_10, CAN_DEBUGOUT8),
1540 	PINMUX_IPSR_MSEL(IP13_15_13, SSI_SCK78, SEL_SSI7_0),
1541 	PINMUX_IPSR_MSEL(IP13_15_13, STP_IVCXO27_1, SEL_SSP_0),
1542 	PINMUX_IPSR_MSEL(IP13_15_13, SCK1, SEL_SCIF1_0),
1543 	PINMUX_IPSR_MSEL(IP13_15_13, SCIFA1_SCK, SEL_SCIFA1_0),
1544 	PINMUX_IPSR_GPSR(IP13_15_13, DU2_DR6),
1545 	PINMUX_IPSR_GPSR(IP13_15_13, LCDOUT6),
1546 	PINMUX_IPSR_GPSR(IP13_15_13, CAN_DEBUGOUT9),
1547 	PINMUX_IPSR_MSEL(IP13_18_16, SSI_WS78, SEL_SSI7_0),
1548 	PINMUX_IPSR_MSEL(IP13_18_16, STP_ISCLK_1, SEL_SSP_0),
1549 	PINMUX_IPSR_MSEL(IP13_18_16, SCIFB2_SCK, SEL_SCIFB2_0),
1550 	PINMUX_IPSR_GPSR(IP13_18_16, SCIFA2_CTS_N),
1551 	PINMUX_IPSR_GPSR(IP13_18_16, DU2_DR7),
1552 	PINMUX_IPSR_GPSR(IP13_18_16, LCDOUT7),
1553 	PINMUX_IPSR_GPSR(IP13_18_16, CAN_DEBUGOUT10),
1554 	PINMUX_IPSR_MSEL(IP13_22_19, SSI_SDATA7, SEL_SSI7_0),
1555 	PINMUX_IPSR_MSEL(IP13_22_19, STP_ISD_1, SEL_SSP_0),
1556 	PINMUX_IPSR_MSEL(IP13_22_19, SCIFB2_RXD, SEL_SCIFB2_0),
1557 	PINMUX_IPSR_GPSR(IP13_22_19, SCIFA2_RTS_N),
1558 	PINMUX_IPSR_GPSR(IP13_22_19, TCLK2),
1559 	PINMUX_IPSR_GPSR(IP13_22_19, QSTVA_QVS),
1560 	PINMUX_IPSR_GPSR(IP13_22_19, CAN_DEBUGOUT11),
1561 	PINMUX_IPSR_MSEL(IP13_22_19, BPFCLK_E, SEL_FM_4),
1562 	PINMUX_IPSR_MSEL(IP13_22_19, SSI_SDATA7_B, SEL_SSI7_1),
1563 	PINMUX_IPSR_MSEL(IP13_22_19, FMIN_G, SEL_FM_6),
1564 	PINMUX_IPSR_MSEL(IP13_25_23, SSI_SDATA8, SEL_SSI8_0),
1565 	PINMUX_IPSR_MSEL(IP13_25_23, STP_ISEN_1, SEL_SSP_0),
1566 	PINMUX_IPSR_MSEL(IP13_25_23, SCIFB2_TXD, SEL_SCIFB2_0),
1567 	PINMUX_IPSR_MSEL(IP13_25_23, CAN0_TX_C, SEL_CAN0_2),
1568 	PINMUX_IPSR_GPSR(IP13_25_23, CAN_DEBUGOUT12),
1569 	PINMUX_IPSR_MSEL(IP13_25_23, SSI_SDATA8_B, SEL_SSI8_1),
1570 	PINMUX_IPSR_GPSR(IP13_28_26, SSI_SDATA9),
1571 	PINMUX_IPSR_MSEL(IP13_28_26, STP_ISSYNC_1, SEL_SSP_0),
1572 	PINMUX_IPSR_MSEL(IP13_28_26, SCIFB2_CTS_N, SEL_SCIFB2_0),
1573 	PINMUX_IPSR_GPSR(IP13_28_26, SSI_WS1),
1574 	PINMUX_IPSR_MSEL(IP13_28_26, SSI_SDATA5_C, SEL_SSI5_2),
1575 	PINMUX_IPSR_GPSR(IP13_28_26, CAN_DEBUGOUT13),
1576 	PINMUX_IPSR_GPSR(IP13_30_29, AUDIO_CLKA),
1577 	PINMUX_IPSR_MSEL(IP13_30_29, SCIFB2_RTS_N, SEL_SCIFB2_0),
1578 	PINMUX_IPSR_GPSR(IP13_30_29, CAN_DEBUGOUT14),
1579 
1580 	PINMUX_IPSR_GPSR(IP14_2_0, AUDIO_CLKB),
1581 	PINMUX_IPSR_MSEL(IP14_2_0, SCIF_CLK, SEL_SCIFCLK_0),
1582 	PINMUX_IPSR_MSEL(IP14_2_0, CAN0_RX_D, SEL_CAN0_3),
1583 	PINMUX_IPSR_GPSR(IP14_2_0, DVC_MUTE),
1584 	PINMUX_IPSR_MSEL(IP14_2_0, CAN0_RX_C, SEL_CAN0_2),
1585 	PINMUX_IPSR_GPSR(IP14_2_0, CAN_DEBUGOUT15),
1586 	PINMUX_IPSR_GPSR(IP14_2_0, REMOCON),
1587 	PINMUX_IPSR_MSEL(IP14_5_3, SCIFA0_SCK, SEL_SCFA_0),
1588 	PINMUX_IPSR_MSEL(IP14_5_3, HSCK1, SEL_HSCIF1_0),
1589 	PINMUX_IPSR_GPSR(IP14_5_3, SCK0),
1590 	PINMUX_IPSR_GPSR(IP14_5_3, MSIOF3_SS2),
1591 	PINMUX_IPSR_GPSR(IP14_5_3, DU2_DG2),
1592 	PINMUX_IPSR_GPSR(IP14_5_3, LCDOUT10),
1593 	PINMUX_IPSR_MSEL(IP14_5_3, IIC1_SDA_C, SEL_IIC1_2),
1594 	PINMUX_IPSR_MSEL(IP14_5_3, I2C1_SDA_C, SEL_I2C1_2),
1595 	PINMUX_IPSR_MSEL(IP14_8_6, SCIFA0_RXD, SEL_SCFA_0),
1596 	PINMUX_IPSR_MSEL(IP14_8_6, HRX1, SEL_HSCIF1_0),
1597 	PINMUX_IPSR_MSEL(IP14_8_6, RX0, SEL_SCIF0_0),
1598 	PINMUX_IPSR_GPSR(IP14_8_6, DU2_DR0),
1599 	PINMUX_IPSR_GPSR(IP14_8_6, LCDOUT0),
1600 	PINMUX_IPSR_MSEL(IP14_11_9, SCIFA0_TXD, SEL_SCFA_0),
1601 	PINMUX_IPSR_MSEL(IP14_11_9, HTX1, SEL_HSCIF1_0),
1602 	PINMUX_IPSR_MSEL(IP14_11_9, TX0, SEL_SCIF0_0),
1603 	PINMUX_IPSR_GPSR(IP14_11_9, DU2_DR1),
1604 	PINMUX_IPSR_GPSR(IP14_11_9, LCDOUT1),
1605 	PINMUX_IPSR_MSEL(IP14_15_12, SCIFA0_CTS_N, SEL_SCFA_0),
1606 	PINMUX_IPSR_MSEL(IP14_15_12, HCTS1_N, SEL_HSCIF1_0),
1607 	PINMUX_IPSR_GPSR(IP14_15_12, CTS0_N),
1608 	PINMUX_IPSR_MSEL(IP14_15_12, MSIOF3_SYNC, SEL_SOF3_0),
1609 	PINMUX_IPSR_GPSR(IP14_15_12, DU2_DG3),
1610 	PINMUX_IPSR_GPSR(IP14_15_12, LCDOUT11),
1611 	PINMUX_IPSR_GPSR(IP14_15_12, PWM0_B),
1612 	PINMUX_IPSR_MSEL(IP14_15_12, IIC1_SCL_C, SEL_IIC1_2),
1613 	PINMUX_IPSR_MSEL(IP14_15_12, I2C1_SCL_C, SEL_I2C1_2),
1614 	PINMUX_IPSR_MSEL(IP14_18_16, SCIFA0_RTS_N, SEL_SCFA_0),
1615 	PINMUX_IPSR_MSEL(IP14_18_16, HRTS1_N, SEL_HSCIF1_0),
1616 	PINMUX_IPSR_GPSR(IP14_18_16, RTS0_N),
1617 	PINMUX_IPSR_GPSR(IP14_18_16, MSIOF3_SS1),
1618 	PINMUX_IPSR_GPSR(IP14_18_16, DU2_DG0),
1619 	PINMUX_IPSR_GPSR(IP14_18_16, LCDOUT8),
1620 	PINMUX_IPSR_GPSR(IP14_18_16, PWM1_B),
1621 	PINMUX_IPSR_MSEL(IP14_21_19, SCIFA1_RXD, SEL_SCIFA1_0),
1622 	PINMUX_IPSR_MSEL(IP14_21_19, AD_DI, SEL_ADI_0),
1623 	PINMUX_IPSR_MSEL(IP14_21_19, RX1, SEL_SCIF1_0),
1624 	PINMUX_IPSR_GPSR(IP14_21_19, DU2_EXODDF_DU2_ODDF_DISP_CDE),
1625 	PINMUX_IPSR_GPSR(IP14_21_19, QCPV_QDE),
1626 	PINMUX_IPSR_MSEL(IP14_24_22, SCIFA1_TXD, SEL_SCIFA1_0),
1627 	PINMUX_IPSR_MSEL(IP14_24_22, AD_DO, SEL_ADI_0),
1628 	PINMUX_IPSR_MSEL(IP14_24_22, TX1, SEL_SCIF1_0),
1629 	PINMUX_IPSR_GPSR(IP14_24_22, DU2_DG1),
1630 	PINMUX_IPSR_GPSR(IP14_24_22, LCDOUT9),
1631 	PINMUX_IPSR_MSEL(IP14_27_25, SCIFA1_CTS_N, SEL_SCIFA1_0),
1632 	PINMUX_IPSR_MSEL(IP14_27_25, AD_CLK, SEL_ADI_0),
1633 	PINMUX_IPSR_GPSR(IP14_27_25, CTS1_N),
1634 	PINMUX_IPSR_MSEL(IP14_27_25, MSIOF3_RXD, SEL_SOF3_0),
1635 	PINMUX_IPSR_GPSR(IP14_27_25, DU0_DOTCLKOUT),
1636 	PINMUX_IPSR_GPSR(IP14_27_25, QCLK),
1637 	PINMUX_IPSR_MSEL(IP14_30_28, SCIFA1_RTS_N, SEL_SCIFA1_0),
1638 	PINMUX_IPSR_MSEL(IP14_30_28, AD_NCS_N, SEL_ADI_0),
1639 	PINMUX_IPSR_GPSR(IP14_30_28, RTS1_N),
1640 	PINMUX_IPSR_MSEL(IP14_30_28, MSIOF3_TXD, SEL_SOF3_0),
1641 	PINMUX_IPSR_GPSR(IP14_30_28, DU1_DOTCLKOUT),
1642 	PINMUX_IPSR_GPSR(IP14_30_28, QSTVB_QVE),
1643 	PINMUX_IPSR_MSEL(IP14_30_28, HRTS0_N_C, SEL_HSCIF0_2),
1644 
1645 	PINMUX_IPSR_MSEL(IP15_2_0, SCIFA2_SCK, SEL_SCIFA2_0),
1646 	PINMUX_IPSR_MSEL(IP15_2_0, FMCLK, SEL_FM_0),
1647 	PINMUX_IPSR_GPSR(IP15_2_0, SCK2),
1648 	PINMUX_IPSR_MSEL(IP15_2_0, MSIOF3_SCK, SEL_SOF3_0),
1649 	PINMUX_IPSR_GPSR(IP15_2_0, DU2_DG7),
1650 	PINMUX_IPSR_GPSR(IP15_2_0, LCDOUT15),
1651 	PINMUX_IPSR_MSEL(IP15_2_0, SCIF_CLK_B, SEL_SCIFCLK_1),
1652 	PINMUX_IPSR_MSEL(IP15_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
1653 	PINMUX_IPSR_MSEL(IP15_5_3, FMIN, SEL_FM_0),
1654 	PINMUX_IPSR_MSEL(IP15_5_3, TX2, SEL_SCIF2_0),
1655 	PINMUX_IPSR_GPSR(IP15_5_3, DU2_DB0),
1656 	PINMUX_IPSR_GPSR(IP15_5_3, LCDOUT16),
1657 	PINMUX_IPSR_MSEL(IP15_5_3, IIC2_SCL, SEL_IIC2_0),
1658 	PINMUX_IPSR_MSEL(IP15_5_3, I2C2_SCL, SEL_I2C2_0),
1659 	PINMUX_IPSR_MSEL(IP15_8_6, SCIFA2_TXD, SEL_SCIFA2_0),
1660 	PINMUX_IPSR_MSEL(IP15_8_6, BPFCLK, SEL_FM_0),
1661 	PINMUX_IPSR_MSEL(IP15_8_6, RX2, SEL_SCIF2_0),
1662 	PINMUX_IPSR_GPSR(IP15_8_6, DU2_DB1),
1663 	PINMUX_IPSR_GPSR(IP15_8_6, LCDOUT17),
1664 	PINMUX_IPSR_MSEL(IP15_8_6, IIC2_SDA, SEL_IIC2_0),
1665 	PINMUX_IPSR_MSEL(IP15_8_6, I2C2_SDA, SEL_I2C2_0),
1666 	PINMUX_IPSR_GPSR(IP15_11_9, HSCK0),
1667 	PINMUX_IPSR_MSEL(IP15_11_9, TS_SDEN0, SEL_TSIF0_0),
1668 	PINMUX_IPSR_GPSR(IP15_11_9, DU2_DG4),
1669 	PINMUX_IPSR_GPSR(IP15_11_9, LCDOUT12),
1670 	PINMUX_IPSR_MSEL(IP15_11_9, HCTS0_N_C, SEL_HSCIF0_2),
1671 	PINMUX_IPSR_MSEL(IP15_13_12, HRX0, SEL_HSCIF0_0),
1672 	PINMUX_IPSR_GPSR(IP15_13_12, DU2_DB2),
1673 	PINMUX_IPSR_GPSR(IP15_13_12, LCDOUT18),
1674 	PINMUX_IPSR_MSEL(IP15_15_14, HTX0, SEL_HSCIF0_0),
1675 	PINMUX_IPSR_GPSR(IP15_15_14, DU2_DB3),
1676 	PINMUX_IPSR_GPSR(IP15_15_14, LCDOUT19),
1677 	PINMUX_IPSR_MSEL(IP15_17_16, HCTS0_N, SEL_HSCIF0_0),
1678 	PINMUX_IPSR_GPSR(IP15_17_16, SSI_SCK9),
1679 	PINMUX_IPSR_GPSR(IP15_17_16, DU2_DB4),
1680 	PINMUX_IPSR_GPSR(IP15_17_16, LCDOUT20),
1681 	PINMUX_IPSR_MSEL(IP15_19_18, HRTS0_N, SEL_HSCIF0_0),
1682 	PINMUX_IPSR_GPSR(IP15_19_18, SSI_WS9),
1683 	PINMUX_IPSR_GPSR(IP15_19_18, DU2_DB5),
1684 	PINMUX_IPSR_GPSR(IP15_19_18, LCDOUT21),
1685 	PINMUX_IPSR_MSEL(IP15_22_20, MSIOF0_SCK, SEL_SOF0_0),
1686 	PINMUX_IPSR_MSEL(IP15_22_20, TS_SDAT0, SEL_TSIF0_0),
1687 	PINMUX_IPSR_GPSR(IP15_22_20, ADICLK),
1688 	PINMUX_IPSR_GPSR(IP15_22_20, DU2_DB6),
1689 	PINMUX_IPSR_GPSR(IP15_22_20, LCDOUT22),
1690 	PINMUX_IPSR_GPSR(IP15_25_23, MSIOF0_SYNC),
1691 	PINMUX_IPSR_MSEL(IP15_25_23, TS_SCK0, SEL_TSIF0_0),
1692 	PINMUX_IPSR_GPSR(IP15_25_23, SSI_SCK2),
1693 	PINMUX_IPSR_GPSR(IP15_25_23, ADIDATA),
1694 	PINMUX_IPSR_GPSR(IP15_25_23, DU2_DB7),
1695 	PINMUX_IPSR_GPSR(IP15_25_23, LCDOUT23),
1696 	PINMUX_IPSR_MSEL(IP15_25_23, HRX0_C, SEL_SCIFA2_1),
1697 	PINMUX_IPSR_MSEL(IP15_27_26, MSIOF0_SS1, SEL_SOF0_0),
1698 	PINMUX_IPSR_GPSR(IP15_27_26, ADICHS0),
1699 	PINMUX_IPSR_GPSR(IP15_27_26, DU2_DG5),
1700 	PINMUX_IPSR_GPSR(IP15_27_26, LCDOUT13),
1701 	PINMUX_IPSR_MSEL(IP15_29_28, MSIOF0_TXD, SEL_SOF0_0),
1702 	PINMUX_IPSR_GPSR(IP15_29_28, ADICHS1),
1703 	PINMUX_IPSR_GPSR(IP15_29_28, DU2_DG6),
1704 	PINMUX_IPSR_GPSR(IP15_29_28, LCDOUT14),
1705 
1706 	PINMUX_IPSR_MSEL(IP16_2_0, MSIOF0_SS2, SEL_SOF0_0),
1707 	PINMUX_IPSR_GPSR(IP16_2_0, AUDIO_CLKOUT),
1708 	PINMUX_IPSR_GPSR(IP16_2_0, ADICHS2),
1709 	PINMUX_IPSR_GPSR(IP16_2_0, DU2_DISP),
1710 	PINMUX_IPSR_GPSR(IP16_2_0, QPOLA),
1711 	PINMUX_IPSR_MSEL(IP16_2_0, HTX0_C, SEL_HSCIF0_2),
1712 	PINMUX_IPSR_MSEL(IP16_2_0, SCIFA2_TXD_B, SEL_SCIFA2_1),
1713 	PINMUX_IPSR_MSEL(IP16_5_3, MSIOF0_RXD, SEL_SOF0_0),
1714 	PINMUX_IPSR_MSEL(IP16_5_3, TS_SPSYNC0, SEL_TSIF0_0),
1715 	PINMUX_IPSR_GPSR(IP16_5_3, SSI_WS2),
1716 	PINMUX_IPSR_GPSR(IP16_5_3, ADICS_SAMP),
1717 	PINMUX_IPSR_GPSR(IP16_5_3, DU2_CDE),
1718 	PINMUX_IPSR_GPSR(IP16_5_3, QPOLB),
1719 	PINMUX_IPSR_MSEL(IP16_5_3, SCIFA2_RXD_B, SEL_HSCIF0_2),
1720 	PINMUX_IPSR_GPSR(IP16_6, USB1_PWEN),
1721 	PINMUX_IPSR_GPSR(IP16_6, AUDIO_CLKOUT_D),
1722 	PINMUX_IPSR_GPSR(IP16_7, USB1_OVC),
1723 	PINMUX_IPSR_MSEL(IP16_7, TCLK1_B, SEL_TMU1_1),
1724 
1725 	PINMUX_DATA(IIC0_SCL_MARK, FN_SEL_IIC0_0),
1726 	PINMUX_DATA(IIC0_SDA_MARK, FN_SEL_IIC0_0),
1727 	PINMUX_DATA(I2C0_SCL_MARK, FN_SEL_IIC0_1),
1728 	PINMUX_DATA(I2C0_SDA_MARK, FN_SEL_IIC0_1),
1729 
1730 	PINMUX_DATA(IIC3_SCL_MARK, FN_SEL_IICDVFS_0),
1731 	PINMUX_DATA(IIC3_SDA_MARK, FN_SEL_IICDVFS_0),
1732 	PINMUX_DATA(I2C3_SCL_MARK, FN_SEL_IICDVFS_1),
1733 	PINMUX_DATA(I2C3_SDA_MARK, FN_SEL_IICDVFS_1),
1734 };
1735 
1736 /*
1737  * Pins not associated with a GPIO port.
1738  */
1739 enum {
1740 	GP_ASSIGN_LAST(),
1741 	NOGP_ALL(),
1742 };
1743 
1744 static const struct sh_pfc_pin pinmux_pins[] = {
1745 	PINMUX_GPIO_GP_ALL(),
1746 	PINMUX_NOGP_ALL(),
1747 };
1748 
1749 /* - AUDIO CLOCK ------------------------------------------------------------ */
1750 static const unsigned int audio_clk_a_pins[] = {
1751 	/* CLK A */
1752 	RCAR_GP_PIN(4, 25),
1753 };
1754 static const unsigned int audio_clk_a_mux[] = {
1755 	AUDIO_CLKA_MARK,
1756 };
1757 static const unsigned int audio_clk_b_pins[] = {
1758 	/* CLK B */
1759 	RCAR_GP_PIN(4, 26),
1760 };
1761 static const unsigned int audio_clk_b_mux[] = {
1762 	AUDIO_CLKB_MARK,
1763 };
1764 static const unsigned int audio_clk_c_pins[] = {
1765 	/* CLK C */
1766 	RCAR_GP_PIN(5, 27),
1767 };
1768 static const unsigned int audio_clk_c_mux[] = {
1769 	AUDIO_CLKC_MARK,
1770 };
1771 static const unsigned int audio_clkout_pins[] = {
1772 	/* CLK OUT */
1773 	RCAR_GP_PIN(5, 16),
1774 };
1775 static const unsigned int audio_clkout_mux[] = {
1776 	AUDIO_CLKOUT_MARK,
1777 };
1778 static const unsigned int audio_clkout_b_pins[] = {
1779 	/* CLK OUT B */
1780 	RCAR_GP_PIN(0, 23),
1781 };
1782 static const unsigned int audio_clkout_b_mux[] = {
1783 	AUDIO_CLKOUT_B_MARK,
1784 };
1785 static const unsigned int audio_clkout_c_pins[] = {
1786 	/* CLK OUT C */
1787 	RCAR_GP_PIN(5, 27),
1788 };
1789 static const unsigned int audio_clkout_c_mux[] = {
1790 	AUDIO_CLKOUT_C_MARK,
1791 };
1792 static const unsigned int audio_clkout_d_pins[] = {
1793 	/* CLK OUT D */
1794 	RCAR_GP_PIN(5, 20),
1795 };
1796 static const unsigned int audio_clkout_d_mux[] = {
1797 	AUDIO_CLKOUT_D_MARK,
1798 };
1799 /* - AVB -------------------------------------------------------------------- */
1800 static const unsigned int avb_link_pins[] = {
1801 	RCAR_GP_PIN(3, 11),
1802 };
1803 static const unsigned int avb_link_mux[] = {
1804 	AVB_LINK_MARK,
1805 };
1806 static const unsigned int avb_magic_pins[] = {
1807 	RCAR_GP_PIN(2, 14),
1808 };
1809 static const unsigned int avb_magic_mux[] = {
1810 	AVB_MAGIC_MARK,
1811 };
1812 static const unsigned int avb_phy_int_pins[] = {
1813 	RCAR_GP_PIN(2, 15),
1814 };
1815 static const unsigned int avb_phy_int_mux[] = {
1816 	AVB_PHY_INT_MARK,
1817 };
1818 static const unsigned int avb_mdio_pins[] = {
1819 	RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
1820 };
1821 static const unsigned int avb_mdio_mux[] = {
1822 	AVB_MDC_MARK, AVB_MDIO_MARK,
1823 };
1824 static const unsigned int avb_mii_pins[] = {
1825 	RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
1826 	RCAR_GP_PIN(0, 11),
1827 
1828 	RCAR_GP_PIN(3, 13), RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1829 	RCAR_GP_PIN(2, 2),
1830 
1831 	RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1832 	RCAR_GP_PIN(2, 10), RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
1833 	RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 12),
1834 };
1835 static const unsigned int avb_mii_mux[] = {
1836 	AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1837 	AVB_TXD3_MARK,
1838 
1839 	AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1840 	AVB_RXD3_MARK,
1841 
1842 	AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1843 	AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
1844 	AVB_TX_CLK_MARK, AVB_COL_MARK,
1845 };
1846 static const unsigned int avb_gmii_pins[] = {
1847 	RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
1848 	RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
1849 	RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
1850 
1851 	RCAR_GP_PIN(3, 13), RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1852 	RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
1853 	RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
1854 
1855 	RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
1856 	RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 16),
1857 	RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
1858 	RCAR_GP_PIN(3, 12),
1859 };
1860 static const unsigned int avb_gmii_mux[] = {
1861 	AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
1862 	AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
1863 	AVB_TXD6_MARK, AVB_TXD7_MARK,
1864 
1865 	AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
1866 	AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
1867 	AVB_RXD6_MARK, AVB_RXD7_MARK,
1868 
1869 	AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
1870 	AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
1871 	AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
1872 	AVB_COL_MARK,
1873 };
1874 /* - DU RGB ----------------------------------------------------------------- */
1875 static const unsigned int du_rgb666_pins[] = {
1876 	/* R[7:2], G[7:2], B[7:2] */
1877 	RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19),
1878 	RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
1879 	RCAR_GP_PIN(5, 4),  RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14),
1880 	RCAR_GP_PIN(5, 7),  RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
1881 	RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
1882 	RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 9),  RCAR_GP_PIN(5, 8),
1883 };
1884 static const unsigned int du_rgb666_mux[] = {
1885 	DU2_DR7_MARK, DU2_DR6_MARK, DU2_DR5_MARK, DU2_DR4_MARK,
1886 	DU2_DR3_MARK, DU2_DR2_MARK,
1887 	DU2_DG7_MARK, DU2_DG6_MARK, DU2_DG5_MARK, DU2_DG4_MARK,
1888 	DU2_DG3_MARK, DU2_DG2_MARK,
1889 	DU2_DB7_MARK, DU2_DB6_MARK, DU2_DB5_MARK, DU2_DB4_MARK,
1890 	DU2_DB3_MARK, DU2_DB2_MARK,
1891 };
1892 static const unsigned int du_rgb888_pins[] = {
1893 	/* R[7:0], G[7:0], B[7:0] */
1894 	RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19),
1895 	RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
1896 	RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 28), RCAR_GP_PIN(5, 4),
1897 	RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 7),
1898 	RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27), RCAR_GP_PIN(5, 1),
1899 	RCAR_GP_PIN(4, 31), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 12),
1900 	RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 9),
1901 	RCAR_GP_PIN(5, 8),  RCAR_GP_PIN(5, 6),  RCAR_GP_PIN(5, 5),
1902 };
1903 static const unsigned int du_rgb888_mux[] = {
1904 	DU2_DR7_MARK, DU2_DR6_MARK, DU2_DR5_MARK, DU2_DR4_MARK,
1905 	DU2_DR3_MARK, DU2_DR2_MARK, DU2_DR1_MARK, DU2_DR0_MARK,
1906 	DU2_DG7_MARK, DU2_DG6_MARK, DU2_DG5_MARK, DU2_DG4_MARK,
1907 	DU2_DG3_MARK, DU2_DG2_MARK, DU2_DG1_MARK, DU2_DG0_MARK,
1908 	DU2_DB7_MARK, DU2_DB6_MARK, DU2_DB5_MARK, DU2_DB4_MARK,
1909 	DU2_DB3_MARK, DU2_DB2_MARK, DU2_DB1_MARK, DU2_DB0_MARK,
1910 };
1911 static const unsigned int du_clk_out_0_pins[] = {
1912 	/* CLKOUT */
1913 	RCAR_GP_PIN(5, 2),
1914 };
1915 static const unsigned int du_clk_out_0_mux[] = {
1916 	DU0_DOTCLKOUT_MARK
1917 };
1918 static const unsigned int du_clk_out_1_pins[] = {
1919 	/* CLKOUT */
1920 	RCAR_GP_PIN(5, 3),
1921 };
1922 static const unsigned int du_clk_out_1_mux[] = {
1923 	DU1_DOTCLKOUT_MARK
1924 };
1925 static const unsigned int du_sync_0_pins[] = {
1926 	/* VSYNC, HSYNC, DISP */
1927 	RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(5, 0),
1928 };
1929 static const unsigned int du_sync_0_mux[] = {
1930 	DU2_EXVSYNC_DU2_VSYNC_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK,
1931 	DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK
1932 };
1933 static const unsigned int du_sync_1_pins[] = {
1934 	/* VSYNC, HSYNC, DISP */
1935 	RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(5, 16),
1936 };
1937 static const unsigned int du_sync_1_mux[] = {
1938 	DU2_EXVSYNC_DU2_VSYNC_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK,
1939 	DU2_DISP_MARK
1940 };
1941 static const unsigned int du_cde_pins[] = {
1942 	/* CDE */
1943 	RCAR_GP_PIN(5, 17),
1944 };
1945 static const unsigned int du_cde_mux[] = {
1946 	DU2_CDE_MARK,
1947 };
1948 /* - DU0 -------------------------------------------------------------------- */
1949 static const unsigned int du0_clk_in_pins[] = {
1950 	/* CLKIN */
1951 	RCAR_GP_PIN(5, 26),
1952 };
1953 static const unsigned int du0_clk_in_mux[] = {
1954 	DU_DOTCLKIN0_MARK
1955 };
1956 /* - DU1 -------------------------------------------------------------------- */
1957 static const unsigned int du1_clk_in_pins[] = {
1958 	/* CLKIN */
1959 	RCAR_GP_PIN(5, 27),
1960 };
1961 static const unsigned int du1_clk_in_mux[] = {
1962 	DU_DOTCLKIN1_MARK,
1963 };
1964 /* - DU2 -------------------------------------------------------------------- */
1965 static const unsigned int du2_clk_in_pins[] = {
1966 	/* CLKIN */
1967 	RCAR_GP_PIN(5, 28),
1968 };
1969 static const unsigned int du2_clk_in_mux[] = {
1970 	DU_DOTCLKIN2_MARK,
1971 };
1972 /* - ETH -------------------------------------------------------------------- */
1973 static const unsigned int eth_link_pins[] = {
1974 	/* LINK */
1975 	RCAR_GP_PIN(2, 22),
1976 };
1977 static const unsigned int eth_link_mux[] = {
1978 	ETH_LINK_MARK,
1979 };
1980 static const unsigned int eth_magic_pins[] = {
1981 	/* MAGIC */
1982 	RCAR_GP_PIN(2, 27),
1983 };
1984 static const unsigned int eth_magic_mux[] = {
1985 	ETH_MAGIC_MARK,
1986 };
1987 static const unsigned int eth_mdio_pins[] = {
1988 	/* MDC, MDIO */
1989 	RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 24),
1990 };
1991 static const unsigned int eth_mdio_mux[] = {
1992 	ETH_MDC_MARK, ETH_MDIO_MARK,
1993 };
1994 static const unsigned int eth_rmii_pins[] = {
1995 	/* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
1996 	RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 19),
1997 	RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 25),
1998 	RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 23),
1999 };
2000 static const unsigned int eth_rmii_mux[] = {
2001 	ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
2002 	ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REF_CLK_MARK,
2003 };
2004 /* - HSCIF0 ----------------------------------------------------------------- */
2005 static const unsigned int hscif0_data_pins[] = {
2006 	/* RX, TX */
2007 	RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
2008 };
2009 static const unsigned int hscif0_data_mux[] = {
2010 	HRX0_MARK, HTX0_MARK,
2011 };
2012 static const unsigned int hscif0_clk_pins[] = {
2013 	/* SCK */
2014 	RCAR_GP_PIN(5, 7),
2015 };
2016 static const unsigned int hscif0_clk_mux[] = {
2017 	HSCK0_MARK,
2018 };
2019 static const unsigned int hscif0_ctrl_pins[] = {
2020 	/* RTS, CTS */
2021 	RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
2022 };
2023 static const unsigned int hscif0_ctrl_mux[] = {
2024 	HRTS0_N_MARK, HCTS0_N_MARK,
2025 };
2026 static const unsigned int hscif0_data_b_pins[] = {
2027 	/* RX, TX */
2028 	RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 12),
2029 };
2030 static const unsigned int hscif0_data_b_mux[] = {
2031 	HRX0_B_MARK, HTX0_B_MARK,
2032 };
2033 static const unsigned int hscif0_ctrl_b_pins[] = {
2034 	/* RTS, CTS */
2035 	RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28),
2036 };
2037 static const unsigned int hscif0_ctrl_b_mux[] = {
2038 	HRTS0_N_B_MARK, HCTS0_N_B_MARK,
2039 };
2040 static const unsigned int hscif0_data_c_pins[] = {
2041 	/* RX, TX */
2042 	RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
2043 };
2044 static const unsigned int hscif0_data_c_mux[] = {
2045 	HRX0_C_MARK, HTX0_C_MARK,
2046 };
2047 static const unsigned int hscif0_ctrl_c_pins[] = {
2048 	/* RTS, CTS */
2049 	RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 7),
2050 };
2051 static const unsigned int hscif0_ctrl_c_mux[] = {
2052 	HRTS0_N_C_MARK, HCTS0_N_C_MARK,
2053 };
2054 static const unsigned int hscif0_data_d_pins[] = {
2055 	/* RX, TX */
2056 	RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2057 };
2058 static const unsigned int hscif0_data_d_mux[] = {
2059 	HRX0_D_MARK, HTX0_D_MARK,
2060 };
2061 static const unsigned int hscif0_ctrl_d_pins[] = {
2062 	/* RTS, CTS */
2063 	RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22),
2064 };
2065 static const unsigned int hscif0_ctrl_d_mux[] = {
2066 	HRTS0_N_D_MARK, HCTS0_N_D_MARK,
2067 };
2068 static const unsigned int hscif0_data_e_pins[] = {
2069 	/* RX, TX */
2070 	RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
2071 };
2072 static const unsigned int hscif0_data_e_mux[] = {
2073 	HRX0_E_MARK, HTX0_E_MARK,
2074 };
2075 static const unsigned int hscif0_ctrl_e_pins[] = {
2076 	/* RTS, CTS */
2077 	RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 23),
2078 };
2079 static const unsigned int hscif0_ctrl_e_mux[] = {
2080 	HRTS0_N_E_MARK, HCTS0_N_E_MARK,
2081 };
2082 static const unsigned int hscif0_data_f_pins[] = {
2083 	/* RX, TX */
2084 	RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 25),
2085 };
2086 static const unsigned int hscif0_data_f_mux[] = {
2087 	HRX0_F_MARK, HTX0_F_MARK,
2088 };
2089 static const unsigned int hscif0_ctrl_f_pins[] = {
2090 	/* RTS, CTS */
2091 	RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 24),
2092 };
2093 static const unsigned int hscif0_ctrl_f_mux[] = {
2094 	HRTS0_N_F_MARK, HCTS0_N_F_MARK,
2095 };
2096 /* - HSCIF1 ----------------------------------------------------------------- */
2097 static const unsigned int hscif1_data_pins[] = {
2098 	/* RX, TX */
2099 	RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2100 };
2101 static const unsigned int hscif1_data_mux[] = {
2102 	HRX1_MARK, HTX1_MARK,
2103 };
2104 static const unsigned int hscif1_clk_pins[] = {
2105 	/* SCK */
2106 	RCAR_GP_PIN(4, 27),
2107 };
2108 static const unsigned int hscif1_clk_mux[] = {
2109 	HSCK1_MARK,
2110 };
2111 static const unsigned int hscif1_ctrl_pins[] = {
2112 	/* RTS, CTS */
2113 	RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
2114 };
2115 static const unsigned int hscif1_ctrl_mux[] = {
2116 	HRTS1_N_MARK, HCTS1_N_MARK,
2117 };
2118 static const unsigned int hscif1_data_b_pins[] = {
2119 	/* RX, TX */
2120 	RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 18),
2121 };
2122 static const unsigned int hscif1_data_b_mux[] = {
2123 	HRX1_B_MARK, HTX1_B_MARK,
2124 };
2125 static const unsigned int hscif1_clk_b_pins[] = {
2126 	/* SCK */
2127 	RCAR_GP_PIN(1, 28),
2128 };
2129 static const unsigned int hscif1_clk_b_mux[] = {
2130 	HSCK1_B_MARK,
2131 };
2132 static const unsigned int hscif1_ctrl_b_pins[] = {
2133 	/* RTS, CTS */
2134 	RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2135 };
2136 static const unsigned int hscif1_ctrl_b_mux[] = {
2137 	HRTS1_N_B_MARK, HCTS1_N_B_MARK,
2138 };
2139 /* - I2C0 ------------------------------------------------------------------- */
2140 static const unsigned int i2c0_pins[] = {
2141 	/* SCL, SDA */
2142 	PIN_IIC0_SCL, PIN_IIC0_SDA,
2143 };
2144 static const unsigned int i2c0_mux[] = {
2145 	I2C0_SCL_MARK, I2C0_SDA_MARK,
2146 };
2147 /* - I2C1 ------------------------------------------------------------------- */
2148 static const unsigned int i2c1_pins[] = {
2149 	/* SCL, SDA */
2150 	RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
2151 };
2152 static const unsigned int i2c1_mux[] = {
2153 	I2C1_SCL_MARK, I2C1_SDA_MARK,
2154 };
2155 static const unsigned int i2c1_b_pins[] = {
2156 	/* SCL, SDA */
2157 	RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
2158 };
2159 static const unsigned int i2c1_b_mux[] = {
2160 	I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
2161 };
2162 static const unsigned int i2c1_c_pins[] = {
2163 	/* SCL, SDA */
2164 	RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
2165 };
2166 static const unsigned int i2c1_c_mux[] = {
2167 	I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
2168 };
2169 /* - I2C2 ------------------------------------------------------------------- */
2170 static const unsigned int i2c2_pins[] = {
2171 	/* SCL, SDA */
2172 	RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2173 };
2174 static const unsigned int i2c2_mux[] = {
2175 	I2C2_SCL_MARK, I2C2_SDA_MARK,
2176 };
2177 static const unsigned int i2c2_b_pins[] = {
2178 	/* SCL, SDA */
2179 	RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
2180 };
2181 static const unsigned int i2c2_b_mux[] = {
2182 	I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
2183 };
2184 static const unsigned int i2c2_c_pins[] = {
2185 	/* SCL, SDA */
2186 	RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
2187 };
2188 static const unsigned int i2c2_c_mux[] = {
2189 	I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
2190 };
2191 static const unsigned int i2c2_d_pins[] = {
2192 	/* SCL, SDA */
2193 	RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2194 };
2195 static const unsigned int i2c2_d_mux[] = {
2196 	I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
2197 };
2198 static const unsigned int i2c2_e_pins[] = {
2199 	/* SCL, SDA */
2200 	RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
2201 };
2202 static const unsigned int i2c2_e_mux[] = {
2203 	I2C2_SCL_E_MARK, I2C2_SDA_E_MARK,
2204 };
2205 /* - I2C3 ------------------------------------------------------------------- */
2206 static const unsigned int i2c3_pins[] = {
2207 	/* SCL, SDA */
2208 	PIN_IIC3_SCL, PIN_IIC3_SDA,
2209 };
2210 static const unsigned int i2c3_mux[] = {
2211 	I2C3_SCL_MARK, I2C3_SDA_MARK,
2212 };
2213 /* - IIC0 (I2C4) ------------------------------------------------------------ */
2214 static const unsigned int iic0_pins[] = {
2215 	/* SCL, SDA */
2216 	PIN_IIC0_SCL, PIN_IIC0_SDA,
2217 };
2218 static const unsigned int iic0_mux[] = {
2219 	IIC0_SCL_MARK, IIC0_SDA_MARK,
2220 };
2221 /* - IIC1 (I2C5) ------------------------------------------------------------ */
2222 static const unsigned int iic1_pins[] = {
2223 	/* SCL, SDA */
2224 	RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
2225 };
2226 static const unsigned int iic1_mux[] = {
2227 	IIC1_SCL_MARK, IIC1_SDA_MARK,
2228 };
2229 static const unsigned int iic1_b_pins[] = {
2230 	/* SCL, SDA */
2231 	RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
2232 };
2233 static const unsigned int iic1_b_mux[] = {
2234 	IIC1_SCL_B_MARK, IIC1_SDA_B_MARK,
2235 };
2236 static const unsigned int iic1_c_pins[] = {
2237 	/* SCL, SDA */
2238 	RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
2239 };
2240 static const unsigned int iic1_c_mux[] = {
2241 	IIC1_SCL_C_MARK, IIC1_SDA_C_MARK,
2242 };
2243 /* - IIC2 (I2C6) ------------------------------------------------------------ */
2244 static const unsigned int iic2_pins[] = {
2245 	/* SCL, SDA */
2246 	RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2247 };
2248 static const unsigned int iic2_mux[] = {
2249 	IIC2_SCL_MARK, IIC2_SDA_MARK,
2250 };
2251 static const unsigned int iic2_b_pins[] = {
2252 	/* SCL, SDA */
2253 	RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
2254 };
2255 static const unsigned int iic2_b_mux[] = {
2256 	IIC2_SCL_B_MARK, IIC2_SDA_B_MARK,
2257 };
2258 static const unsigned int iic2_c_pins[] = {
2259 	/* SCL, SDA */
2260 	RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
2261 };
2262 static const unsigned int iic2_c_mux[] = {
2263 	IIC2_SCL_C_MARK, IIC2_SDA_C_MARK,
2264 };
2265 static const unsigned int iic2_d_pins[] = {
2266 	/* SCL, SDA */
2267 	RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2268 };
2269 static const unsigned int iic2_d_mux[] = {
2270 	IIC2_SCL_D_MARK, IIC2_SDA_D_MARK,
2271 };
2272 static const unsigned int iic2_e_pins[] = {
2273 	/* SCL, SDA */
2274 	RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
2275 };
2276 static const unsigned int iic2_e_mux[] = {
2277 	IIC2_SCL_E_MARK, IIC2_SDA_E_MARK,
2278 };
2279 /* - IIC3 (I2C7) ------------------------------------------------------------ */
2280 static const unsigned int iic3_pins[] = {
2281 	/* SCL, SDA */
2282 	PIN_IIC3_SCL, PIN_IIC3_SDA,
2283 };
2284 static const unsigned int iic3_mux[] = {
2285 	IIC3_SCL_MARK, IIC3_SDA_MARK,
2286 };
2287 /* - INTC ------------------------------------------------------------------- */
2288 static const unsigned int intc_irq0_pins[] = {
2289 	/* IRQ */
2290 	RCAR_GP_PIN(1, 25),
2291 };
2292 static const unsigned int intc_irq0_mux[] = {
2293 	IRQ0_MARK,
2294 };
2295 static const unsigned int intc_irq1_pins[] = {
2296 	/* IRQ */
2297 	RCAR_GP_PIN(1, 27),
2298 };
2299 static const unsigned int intc_irq1_mux[] = {
2300 	IRQ1_MARK,
2301 };
2302 static const unsigned int intc_irq2_pins[] = {
2303 	/* IRQ */
2304 	RCAR_GP_PIN(1, 29),
2305 };
2306 static const unsigned int intc_irq2_mux[] = {
2307 	IRQ2_MARK,
2308 };
2309 static const unsigned int intc_irq3_pins[] = {
2310 	/* IRQ */
2311 	RCAR_GP_PIN(1, 23),
2312 };
2313 static const unsigned int intc_irq3_mux[] = {
2314 	IRQ3_MARK,
2315 };
2316 /* - MLB+ ------------------------------------------------------------------- */
2317 static const unsigned int mlb_3pin_pins[] = {
2318 	RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
2319 };
2320 static const unsigned int mlb_3pin_mux[] = {
2321 	MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
2322 };
2323 /* - MMCIF0 ----------------------------------------------------------------- */
2324 static const unsigned int mmc0_data1_pins[] = {
2325 	/* D[0] */
2326 	RCAR_GP_PIN(3, 18),
2327 };
2328 static const unsigned int mmc0_data1_mux[] = {
2329 	MMC0_D0_MARK,
2330 };
2331 static const unsigned int mmc0_data4_pins[] = {
2332 	/* D[0:3] */
2333 	RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
2334 	RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2335 };
2336 static const unsigned int mmc0_data4_mux[] = {
2337 	MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
2338 };
2339 static const unsigned int mmc0_data8_pins[] = {
2340 	/* D[0:7] */
2341 	RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
2342 	RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2343 	RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2344 	RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
2345 };
2346 static const unsigned int mmc0_data8_mux[] = {
2347 	MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
2348 	MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
2349 };
2350 static const unsigned int mmc0_ctrl_pins[] = {
2351 	/* CLK, CMD */
2352 	RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
2353 };
2354 static const unsigned int mmc0_ctrl_mux[] = {
2355 	MMC0_CLK_MARK, MMC0_CMD_MARK,
2356 };
2357 /* - MMCIF1 ----------------------------------------------------------------- */
2358 static const unsigned int mmc1_data1_pins[] = {
2359 	/* D[0] */
2360 	RCAR_GP_PIN(3, 26),
2361 };
2362 static const unsigned int mmc1_data1_mux[] = {
2363 	MMC1_D0_MARK,
2364 };
2365 static const unsigned int mmc1_data4_pins[] = {
2366 	/* D[0:3] */
2367 	RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
2368 	RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
2369 };
2370 static const unsigned int mmc1_data4_mux[] = {
2371 	MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
2372 };
2373 static const unsigned int mmc1_data8_pins[] = {
2374 	/* D[0:7] */
2375 	RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
2376 	RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
2377 	RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
2378 	RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2379 };
2380 static const unsigned int mmc1_data8_mux[] = {
2381 	MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
2382 	MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
2383 };
2384 static const unsigned int mmc1_ctrl_pins[] = {
2385 	/* CLK, CMD */
2386 	RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
2387 };
2388 static const unsigned int mmc1_ctrl_mux[] = {
2389 	MMC1_CLK_MARK, MMC1_CMD_MARK,
2390 };
2391 /* - MSIOF0 ----------------------------------------------------------------- */
2392 static const unsigned int msiof0_clk_pins[] = {
2393 	/* SCK */
2394 	RCAR_GP_PIN(5, 12),
2395 };
2396 static const unsigned int msiof0_clk_mux[] = {
2397 	MSIOF0_SCK_MARK,
2398 };
2399 static const unsigned int msiof0_sync_pins[] = {
2400 	/* SYNC */
2401 	RCAR_GP_PIN(5, 13),
2402 };
2403 static const unsigned int msiof0_sync_mux[] = {
2404 	MSIOF0_SYNC_MARK,
2405 };
2406 static const unsigned int msiof0_ss1_pins[] = {
2407 	/* SS1 */
2408 	RCAR_GP_PIN(5, 14),
2409 };
2410 static const unsigned int msiof0_ss1_mux[] = {
2411 	MSIOF0_SS1_MARK,
2412 };
2413 static const unsigned int msiof0_ss2_pins[] = {
2414 	/* SS2 */
2415 	RCAR_GP_PIN(5, 16),
2416 };
2417 static const unsigned int msiof0_ss2_mux[] = {
2418 	MSIOF0_SS2_MARK,
2419 };
2420 static const unsigned int msiof0_rx_pins[] = {
2421 	/* RXD */
2422 	RCAR_GP_PIN(5, 17),
2423 };
2424 static const unsigned int msiof0_rx_mux[] = {
2425 	MSIOF0_RXD_MARK,
2426 };
2427 static const unsigned int msiof0_tx_pins[] = {
2428 	/* TXD */
2429 	RCAR_GP_PIN(5, 15),
2430 };
2431 static const unsigned int msiof0_tx_mux[] = {
2432 	MSIOF0_TXD_MARK,
2433 };
2434 
2435 static const unsigned int msiof0_clk_b_pins[] = {
2436 	/* SCK */
2437 	RCAR_GP_PIN(1, 23),
2438 };
2439 static const unsigned int msiof0_clk_b_mux[] = {
2440 	MSIOF0_SCK_B_MARK,
2441 };
2442 static const unsigned int msiof0_ss1_b_pins[] = {
2443 	/* SS1 */
2444 	RCAR_GP_PIN(1, 12),
2445 };
2446 static const unsigned int msiof0_ss1_b_mux[] = {
2447 	MSIOF0_SS1_B_MARK,
2448 };
2449 static const unsigned int msiof0_ss2_b_pins[] = {
2450 	/* SS2 */
2451 	RCAR_GP_PIN(1, 10),
2452 };
2453 static const unsigned int msiof0_ss2_b_mux[] = {
2454 	MSIOF0_SS2_B_MARK,
2455 };
2456 static const unsigned int msiof0_rx_b_pins[] = {
2457 	/* RXD */
2458 	RCAR_GP_PIN(1, 29),
2459 };
2460 static const unsigned int msiof0_rx_b_mux[] = {
2461 	MSIOF0_RXD_B_MARK,
2462 };
2463 static const unsigned int msiof0_tx_b_pins[] = {
2464 	/* TXD */
2465 	RCAR_GP_PIN(1, 28),
2466 };
2467 static const unsigned int msiof0_tx_b_mux[] = {
2468 	MSIOF0_TXD_B_MARK,
2469 };
2470 /* - MSIOF1 ----------------------------------------------------------------- */
2471 static const unsigned int msiof1_clk_pins[] = {
2472 	/* SCK */
2473 	RCAR_GP_PIN(4, 8),
2474 };
2475 static const unsigned int msiof1_clk_mux[] = {
2476 	MSIOF1_SCK_MARK,
2477 };
2478 static const unsigned int msiof1_sync_pins[] = {
2479 	/* SYNC */
2480 	RCAR_GP_PIN(4, 9),
2481 };
2482 static const unsigned int msiof1_sync_mux[] = {
2483 	MSIOF1_SYNC_MARK,
2484 };
2485 static const unsigned int msiof1_ss1_pins[] = {
2486 	/* SS1 */
2487 	RCAR_GP_PIN(4, 10),
2488 };
2489 static const unsigned int msiof1_ss1_mux[] = {
2490 	MSIOF1_SS1_MARK,
2491 };
2492 static const unsigned int msiof1_ss2_pins[] = {
2493 	/* SS2 */
2494 	RCAR_GP_PIN(4, 11),
2495 };
2496 static const unsigned int msiof1_ss2_mux[] = {
2497 	MSIOF1_SS2_MARK,
2498 };
2499 static const unsigned int msiof1_rx_pins[] = {
2500 	/* RXD */
2501 	RCAR_GP_PIN(4, 13),
2502 };
2503 static const unsigned int msiof1_rx_mux[] = {
2504 	MSIOF1_RXD_MARK,
2505 };
2506 static const unsigned int msiof1_tx_pins[] = {
2507 	/* TXD */
2508 	RCAR_GP_PIN(4, 12),
2509 };
2510 static const unsigned int msiof1_tx_mux[] = {
2511 	MSIOF1_TXD_MARK,
2512 };
2513 
2514 static const unsigned int msiof1_clk_b_pins[] = {
2515 	/* SCK */
2516 	RCAR_GP_PIN(1, 16),
2517 };
2518 static const unsigned int msiof1_clk_b_mux[] = {
2519 	MSIOF1_SCK_B_MARK,
2520 };
2521 static const unsigned int msiof1_ss1_b_pins[] = {
2522 	/* SS1 */
2523 	RCAR_GP_PIN(0, 18),
2524 };
2525 static const unsigned int msiof1_ss1_b_mux[] = {
2526 	MSIOF1_SS1_B_MARK,
2527 };
2528 static const unsigned int msiof1_ss2_b_pins[] = {
2529 	/* SS2 */
2530 	RCAR_GP_PIN(0, 19),
2531 };
2532 static const unsigned int msiof1_ss2_b_mux[] = {
2533 	MSIOF1_SS2_B_MARK,
2534 };
2535 static const unsigned int msiof1_rx_b_pins[] = {
2536 	/* RXD */
2537 	RCAR_GP_PIN(1, 17),
2538 };
2539 static const unsigned int msiof1_rx_b_mux[] = {
2540 	MSIOF1_RXD_B_MARK,
2541 };
2542 static const unsigned int msiof1_tx_b_pins[] = {
2543 	/* TXD */
2544 	RCAR_GP_PIN(0, 20),
2545 };
2546 static const unsigned int msiof1_tx_b_mux[] = {
2547 	MSIOF1_TXD_B_MARK,
2548 };
2549 /* - MSIOF2 ----------------------------------------------------------------- */
2550 static const unsigned int msiof2_clk_pins[] = {
2551 	/* SCK */
2552 	RCAR_GP_PIN(0, 27),
2553 };
2554 static const unsigned int msiof2_clk_mux[] = {
2555 	MSIOF2_SCK_MARK,
2556 };
2557 static const unsigned int msiof2_sync_pins[] = {
2558 	/* SYNC */
2559 	RCAR_GP_PIN(0, 26),
2560 };
2561 static const unsigned int msiof2_sync_mux[] = {
2562 	MSIOF2_SYNC_MARK,
2563 };
2564 static const unsigned int msiof2_ss1_pins[] = {
2565 	/* SS1 */
2566 	RCAR_GP_PIN(0, 30),
2567 };
2568 static const unsigned int msiof2_ss1_mux[] = {
2569 	MSIOF2_SS1_MARK,
2570 };
2571 static const unsigned int msiof2_ss2_pins[] = {
2572 	/* SS2 */
2573 	RCAR_GP_PIN(0, 31),
2574 };
2575 static const unsigned int msiof2_ss2_mux[] = {
2576 	MSIOF2_SS2_MARK,
2577 };
2578 static const unsigned int msiof2_rx_pins[] = {
2579 	/* RXD */
2580 	RCAR_GP_PIN(0, 29),
2581 };
2582 static const unsigned int msiof2_rx_mux[] = {
2583 	MSIOF2_RXD_MARK,
2584 };
2585 static const unsigned int msiof2_tx_pins[] = {
2586 	/* TXD */
2587 	RCAR_GP_PIN(0, 28),
2588 };
2589 static const unsigned int msiof2_tx_mux[] = {
2590 	MSIOF2_TXD_MARK,
2591 };
2592 /* - MSIOF3 ----------------------------------------------------------------- */
2593 static const unsigned int msiof3_clk_pins[] = {
2594 	/* SCK */
2595 	RCAR_GP_PIN(5, 4),
2596 };
2597 static const unsigned int msiof3_clk_mux[] = {
2598 	MSIOF3_SCK_MARK,
2599 };
2600 static const unsigned int msiof3_sync_pins[] = {
2601 	/* SYNC */
2602 	RCAR_GP_PIN(4, 30),
2603 };
2604 static const unsigned int msiof3_sync_mux[] = {
2605 	MSIOF3_SYNC_MARK,
2606 };
2607 static const unsigned int msiof3_ss1_pins[] = {
2608 	/* SS1 */
2609 	RCAR_GP_PIN(4, 31),
2610 };
2611 static const unsigned int msiof3_ss1_mux[] = {
2612 	MSIOF3_SS1_MARK,
2613 };
2614 static const unsigned int msiof3_ss2_pins[] = {
2615 	/* SS2 */
2616 	RCAR_GP_PIN(4, 27),
2617 };
2618 static const unsigned int msiof3_ss2_mux[] = {
2619 	MSIOF3_SS2_MARK,
2620 };
2621 static const unsigned int msiof3_rx_pins[] = {
2622 	/* RXD */
2623 	RCAR_GP_PIN(5, 2),
2624 };
2625 static const unsigned int msiof3_rx_mux[] = {
2626 	MSIOF3_RXD_MARK,
2627 };
2628 static const unsigned int msiof3_tx_pins[] = {
2629 	/* TXD */
2630 	RCAR_GP_PIN(5, 3),
2631 };
2632 static const unsigned int msiof3_tx_mux[] = {
2633 	MSIOF3_TXD_MARK,
2634 };
2635 
2636 static const unsigned int msiof3_clk_b_pins[] = {
2637 	/* SCK */
2638 	RCAR_GP_PIN(0, 0),
2639 };
2640 static const unsigned int msiof3_clk_b_mux[] = {
2641 	MSIOF3_SCK_B_MARK,
2642 };
2643 static const unsigned int msiof3_sync_b_pins[] = {
2644 	/* SYNC */
2645 	RCAR_GP_PIN(0, 1),
2646 };
2647 static const unsigned int msiof3_sync_b_mux[] = {
2648 	MSIOF3_SYNC_B_MARK,
2649 };
2650 static const unsigned int msiof3_rx_b_pins[] = {
2651 	/* RXD */
2652 	RCAR_GP_PIN(0, 2),
2653 };
2654 static const unsigned int msiof3_rx_b_mux[] = {
2655 	MSIOF3_RXD_B_MARK,
2656 };
2657 static const unsigned int msiof3_tx_b_pins[] = {
2658 	/* TXD */
2659 	RCAR_GP_PIN(0, 3),
2660 };
2661 static const unsigned int msiof3_tx_b_mux[] = {
2662 	MSIOF3_TXD_B_MARK,
2663 };
2664 /* - PWM -------------------------------------------------------------------- */
2665 static const unsigned int pwm0_pins[] = {
2666 	RCAR_GP_PIN(5, 29),
2667 };
2668 static const unsigned int pwm0_mux[] = {
2669 	PWM0_MARK,
2670 };
2671 static const unsigned int pwm0_b_pins[] = {
2672 	RCAR_GP_PIN(4, 30),
2673 };
2674 static const unsigned int pwm0_b_mux[] = {
2675 	PWM0_B_MARK,
2676 };
2677 static const unsigned int pwm1_pins[] = {
2678 	RCAR_GP_PIN(5, 30),
2679 };
2680 static const unsigned int pwm1_mux[] = {
2681 	PWM1_MARK,
2682 };
2683 static const unsigned int pwm1_b_pins[] = {
2684 	RCAR_GP_PIN(4, 31),
2685 };
2686 static const unsigned int pwm1_b_mux[] = {
2687 	PWM1_B_MARK,
2688 };
2689 static const unsigned int pwm2_pins[] = {
2690 	RCAR_GP_PIN(5, 31),
2691 };
2692 static const unsigned int pwm2_mux[] = {
2693 	PWM2_MARK,
2694 };
2695 static const unsigned int pwm3_pins[] = {
2696 	RCAR_GP_PIN(0, 16),
2697 };
2698 static const unsigned int pwm3_mux[] = {
2699 	PWM3_MARK,
2700 };
2701 static const unsigned int pwm4_pins[] = {
2702 	RCAR_GP_PIN(0, 17),
2703 };
2704 static const unsigned int pwm4_mux[] = {
2705 	PWM4_MARK,
2706 };
2707 static const unsigned int pwm5_pins[] = {
2708 	RCAR_GP_PIN(0, 18),
2709 };
2710 static const unsigned int pwm5_mux[] = {
2711 	PWM5_MARK,
2712 };
2713 static const unsigned int pwm6_pins[] = {
2714 	RCAR_GP_PIN(0, 19),
2715 };
2716 static const unsigned int pwm6_mux[] = {
2717 	PWM6_MARK,
2718 };
2719 /* - QSPI ------------------------------------------------------------------- */
2720 static const unsigned int qspi_ctrl_pins[] = {
2721 	/* SPCLK, SSL */
2722 	RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
2723 };
2724 static const unsigned int qspi_ctrl_mux[] = {
2725 	SPCLK_MARK, SSL_MARK,
2726 };
2727 static const unsigned int qspi_data2_pins[] = {
2728 	/* MOSI_IO0, MISO_IO1 */
2729 	RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
2730 };
2731 static const unsigned int qspi_data2_mux[] = {
2732 	MOSI_IO0_MARK, MISO_IO1_MARK,
2733 };
2734 static const unsigned int qspi_data4_pins[] = {
2735 	/* MOSI_IO0, MISO_IO1, IO2, IO3 */
2736 	RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
2737 	RCAR_GP_PIN(1, 8),
2738 };
2739 static const unsigned int qspi_data4_mux[] = {
2740 	MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
2741 };
2742 /* - SCIF0 ------------------------------------------------------------------ */
2743 static const unsigned int scif0_data_pins[] = {
2744 	/* RX, TX */
2745 	RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2746 };
2747 static const unsigned int scif0_data_mux[] = {
2748 	RX0_MARK, TX0_MARK,
2749 };
2750 static const unsigned int scif0_clk_pins[] = {
2751 	/* SCK */
2752 	RCAR_GP_PIN(4, 27),
2753 };
2754 static const unsigned int scif0_clk_mux[] = {
2755 	SCK0_MARK,
2756 };
2757 static const unsigned int scif0_ctrl_pins[] = {
2758 	/* RTS, CTS */
2759 	RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
2760 };
2761 static const unsigned int scif0_ctrl_mux[] = {
2762 	RTS0_N_MARK, CTS0_N_MARK,
2763 };
2764 static const unsigned int scif0_data_b_pins[] = {
2765 	/* RX, TX */
2766 	RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
2767 };
2768 static const unsigned int scif0_data_b_mux[] = {
2769 	RX0_B_MARK, TX0_B_MARK,
2770 };
2771 /* - SCIF1 ------------------------------------------------------------------ */
2772 static const unsigned int scif1_data_pins[] = {
2773 	/* RX, TX */
2774 	RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
2775 };
2776 static const unsigned int scif1_data_mux[] = {
2777 	RX1_MARK, TX1_MARK,
2778 };
2779 static const unsigned int scif1_clk_pins[] = {
2780 	/* SCK */
2781 	RCAR_GP_PIN(4, 20),
2782 };
2783 static const unsigned int scif1_clk_mux[] = {
2784 	SCK1_MARK,
2785 };
2786 static const unsigned int scif1_ctrl_pins[] = {
2787 	/* RTS, CTS */
2788 	RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
2789 };
2790 static const unsigned int scif1_ctrl_mux[] = {
2791 	RTS1_N_MARK, CTS1_N_MARK,
2792 };
2793 static const unsigned int scif1_data_b_pins[] = {
2794 	/* RX, TX */
2795 	RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2796 };
2797 static const unsigned int scif1_data_b_mux[] = {
2798 	RX1_B_MARK, TX1_B_MARK,
2799 };
2800 static const unsigned int scif1_data_c_pins[] = {
2801 	/* RX, TX */
2802 	RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
2803 };
2804 static const unsigned int scif1_data_c_mux[] = {
2805 	RX1_C_MARK, TX1_C_MARK,
2806 };
2807 static const unsigned int scif1_data_d_pins[] = {
2808 	/* RX, TX */
2809 	RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
2810 };
2811 static const unsigned int scif1_data_d_mux[] = {
2812 	RX1_D_MARK, TX1_D_MARK,
2813 };
2814 static const unsigned int scif1_clk_d_pins[] = {
2815 	/* SCK */
2816 	RCAR_GP_PIN(3, 17),
2817 };
2818 static const unsigned int scif1_clk_d_mux[] = {
2819 	SCK1_D_MARK,
2820 };
2821 static const unsigned int scif1_data_e_pins[] = {
2822 	/* RX, TX */
2823 	RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
2824 };
2825 static const unsigned int scif1_data_e_mux[] = {
2826 	RX1_E_MARK, TX1_E_MARK,
2827 };
2828 static const unsigned int scif1_clk_e_pins[] = {
2829 	/* SCK */
2830 	RCAR_GP_PIN(2, 20),
2831 };
2832 static const unsigned int scif1_clk_e_mux[] = {
2833 	SCK1_E_MARK,
2834 };
2835 /* - SCIF2 ------------------------------------------------------------------ */
2836 static const unsigned int scif2_data_pins[] = {
2837 	/* RX, TX */
2838 	RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
2839 };
2840 static const unsigned int scif2_data_mux[] = {
2841 	RX2_MARK, TX2_MARK,
2842 };
2843 static const unsigned int scif2_clk_pins[] = {
2844 	/* SCK */
2845 	RCAR_GP_PIN(5, 4),
2846 };
2847 static const unsigned int scif2_clk_mux[] = {
2848 	SCK2_MARK,
2849 };
2850 static const unsigned int scif2_data_b_pins[] = {
2851 	/* RX, TX */
2852 	RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2853 };
2854 static const unsigned int scif2_data_b_mux[] = {
2855 	RX2_B_MARK, TX2_B_MARK,
2856 };
2857 /* - SCIFA0 ----------------------------------------------------------------- */
2858 static const unsigned int scifa0_data_pins[] = {
2859 	/* RXD, TXD */
2860 	RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2861 };
2862 static const unsigned int scifa0_data_mux[] = {
2863 	SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
2864 };
2865 static const unsigned int scifa0_clk_pins[] = {
2866 	/* SCK */
2867 	RCAR_GP_PIN(4, 27),
2868 };
2869 static const unsigned int scifa0_clk_mux[] = {
2870 	SCIFA0_SCK_MARK,
2871 };
2872 static const unsigned int scifa0_ctrl_pins[] = {
2873 	/* RTS, CTS */
2874 	RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
2875 };
2876 static const unsigned int scifa0_ctrl_mux[] = {
2877 	SCIFA0_RTS_N_MARK, SCIFA0_CTS_N_MARK,
2878 };
2879 static const unsigned int scifa0_data_b_pins[] = {
2880 	/* RXD, TXD */
2881 	RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
2882 };
2883 static const unsigned int scifa0_data_b_mux[] = {
2884 	SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
2885 };
2886 static const unsigned int scifa0_clk_b_pins[] = {
2887 	/* SCK */
2888 	RCAR_GP_PIN(1, 19),
2889 };
2890 static const unsigned int scifa0_clk_b_mux[] = {
2891 	SCIFA0_SCK_B_MARK,
2892 };
2893 static const unsigned int scifa0_ctrl_b_pins[] = {
2894 	/* RTS, CTS */
2895 	RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22),
2896 };
2897 static const unsigned int scifa0_ctrl_b_mux[] = {
2898 	SCIFA0_RTS_N_B_MARK, SCIFA0_CTS_N_B_MARK,
2899 };
2900 /* - SCIFA1 ----------------------------------------------------------------- */
2901 static const unsigned int scifa1_data_pins[] = {
2902 	/* RXD, TXD */
2903 	RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
2904 };
2905 static const unsigned int scifa1_data_mux[] = {
2906 	SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
2907 };
2908 static const unsigned int scifa1_clk_pins[] = {
2909 	/* SCK */
2910 	RCAR_GP_PIN(4, 20),
2911 };
2912 static const unsigned int scifa1_clk_mux[] = {
2913 	SCIFA1_SCK_MARK,
2914 };
2915 static const unsigned int scifa1_ctrl_pins[] = {
2916 	/* RTS, CTS */
2917 	RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
2918 };
2919 static const unsigned int scifa1_ctrl_mux[] = {
2920 	SCIFA1_RTS_N_MARK, SCIFA1_CTS_N_MARK,
2921 };
2922 static const unsigned int scifa1_data_b_pins[] = {
2923 	/* RXD, TXD */
2924 	RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 21),
2925 };
2926 static const unsigned int scifa1_data_b_mux[] = {
2927 	SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
2928 };
2929 static const unsigned int scifa1_clk_b_pins[] = {
2930 	/* SCK */
2931 	RCAR_GP_PIN(0, 23),
2932 };
2933 static const unsigned int scifa1_clk_b_mux[] = {
2934 	SCIFA1_SCK_B_MARK,
2935 };
2936 static const unsigned int scifa1_ctrl_b_pins[] = {
2937 	/* RTS, CTS */
2938 	RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 25),
2939 };
2940 static const unsigned int scifa1_ctrl_b_mux[] = {
2941 	SCIFA1_RTS_N_B_MARK, SCIFA1_CTS_N_B_MARK,
2942 };
2943 static const unsigned int scifa1_data_c_pins[] = {
2944 	/* RXD, TXD */
2945 	RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
2946 };
2947 static const unsigned int scifa1_data_c_mux[] = {
2948 	SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
2949 };
2950 static const unsigned int scifa1_clk_c_pins[] = {
2951 	/* SCK */
2952 	RCAR_GP_PIN(0, 8),
2953 };
2954 static const unsigned int scifa1_clk_c_mux[] = {
2955 	SCIFA1_SCK_C_MARK,
2956 };
2957 static const unsigned int scifa1_ctrl_c_pins[] = {
2958 	/* RTS, CTS */
2959 	RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11),
2960 };
2961 static const unsigned int scifa1_ctrl_c_mux[] = {
2962 	SCIFA1_RTS_N_C_MARK, SCIFA1_CTS_N_C_MARK,
2963 };
2964 static const unsigned int scifa1_data_d_pins[] = {
2965 	/* RXD, TXD */
2966 	RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
2967 };
2968 static const unsigned int scifa1_data_d_mux[] = {
2969 	SCIFA1_RXD_D_MARK, SCIFA1_TXD_D_MARK,
2970 };
2971 static const unsigned int scifa1_clk_d_pins[] = {
2972 	/* SCK */
2973 	RCAR_GP_PIN(2, 10),
2974 };
2975 static const unsigned int scifa1_clk_d_mux[] = {
2976 	SCIFA1_SCK_D_MARK,
2977 };
2978 static const unsigned int scifa1_ctrl_d_pins[] = {
2979 	/* RTS, CTS */
2980 	RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
2981 };
2982 static const unsigned int scifa1_ctrl_d_mux[] = {
2983 	SCIFA1_RTS_N_D_MARK, SCIFA1_CTS_N_D_MARK,
2984 };
2985 /* - SCIFA2 ----------------------------------------------------------------- */
2986 static const unsigned int scifa2_data_pins[] = {
2987 	/* RXD, TXD */
2988 	RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2989 };
2990 static const unsigned int scifa2_data_mux[] = {
2991 	SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
2992 };
2993 static const unsigned int scifa2_clk_pins[] = {
2994 	/* SCK */
2995 	RCAR_GP_PIN(5, 4),
2996 };
2997 static const unsigned int scifa2_clk_mux[] = {
2998 	SCIFA2_SCK_MARK,
2999 };
3000 static const unsigned int scifa2_ctrl_pins[] = {
3001 	/* RTS, CTS */
3002 	RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
3003 };
3004 static const unsigned int scifa2_ctrl_mux[] = {
3005 	SCIFA2_RTS_N_MARK, SCIFA2_CTS_N_MARK,
3006 };
3007 static const unsigned int scifa2_data_b_pins[] = {
3008 	/* RXD, TXD */
3009 	RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
3010 };
3011 static const unsigned int scifa2_data_b_mux[] = {
3012 	SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
3013 };
3014 static const unsigned int scifa2_data_c_pins[] = {
3015 	/* RXD, TXD */
3016 	RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30),
3017 };
3018 static const unsigned int scifa2_data_c_mux[] = {
3019 	SCIFA2_RXD_C_MARK, SCIFA2_TXD_C_MARK,
3020 };
3021 static const unsigned int scifa2_clk_c_pins[] = {
3022 	/* SCK */
3023 	RCAR_GP_PIN(5, 29),
3024 };
3025 static const unsigned int scifa2_clk_c_mux[] = {
3026 	SCIFA2_SCK_C_MARK,
3027 };
3028 /* - SCIFB0 ----------------------------------------------------------------- */
3029 static const unsigned int scifb0_data_pins[] = {
3030 	/* RXD, TXD */
3031 	RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3032 };
3033 static const unsigned int scifb0_data_mux[] = {
3034 	SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
3035 };
3036 static const unsigned int scifb0_clk_pins[] = {
3037 	/* SCK */
3038 	RCAR_GP_PIN(4, 8),
3039 };
3040 static const unsigned int scifb0_clk_mux[] = {
3041 	SCIFB0_SCK_MARK,
3042 };
3043 static const unsigned int scifb0_ctrl_pins[] = {
3044 	/* RTS, CTS */
3045 	RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11),
3046 };
3047 static const unsigned int scifb0_ctrl_mux[] = {
3048 	SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
3049 };
3050 static const unsigned int scifb0_data_b_pins[] = {
3051 	/* RXD, TXD */
3052 	RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3053 };
3054 static const unsigned int scifb0_data_b_mux[] = {
3055 	SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
3056 };
3057 static const unsigned int scifb0_clk_b_pins[] = {
3058 	/* SCK */
3059 	RCAR_GP_PIN(3, 9),
3060 };
3061 static const unsigned int scifb0_clk_b_mux[] = {
3062 	SCIFB0_SCK_B_MARK,
3063 };
3064 static const unsigned int scifb0_ctrl_b_pins[] = {
3065 	/* RTS, CTS */
3066 	RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
3067 };
3068 static const unsigned int scifb0_ctrl_b_mux[] = {
3069 	SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
3070 };
3071 static const unsigned int scifb0_data_c_pins[] = {
3072 	/* RXD, TXD */
3073 	RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
3074 };
3075 static const unsigned int scifb0_data_c_mux[] = {
3076 	SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
3077 };
3078 /* - SCIFB1 ----------------------------------------------------------------- */
3079 static const unsigned int scifb1_data_pins[] = {
3080 	/* RXD, TXD */
3081 	RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3082 };
3083 static const unsigned int scifb1_data_mux[] = {
3084 	SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
3085 };
3086 static const unsigned int scifb1_clk_pins[] = {
3087 	/* SCK */
3088 	RCAR_GP_PIN(4, 14),
3089 };
3090 static const unsigned int scifb1_clk_mux[] = {
3091 	SCIFB1_SCK_MARK,
3092 };
3093 static const unsigned int scifb1_ctrl_pins[] = {
3094 	/* RTS, CTS */
3095 	RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17),
3096 };
3097 static const unsigned int scifb1_ctrl_mux[] = {
3098 	SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
3099 };
3100 static const unsigned int scifb1_data_b_pins[] = {
3101 	/* RXD, TXD */
3102 	RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3103 };
3104 static const unsigned int scifb1_data_b_mux[] = {
3105 	SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
3106 };
3107 static const unsigned int scifb1_clk_b_pins[] = {
3108 	/* SCK */
3109 	RCAR_GP_PIN(3, 1),
3110 };
3111 static const unsigned int scifb1_clk_b_mux[] = {
3112 	SCIFB1_SCK_B_MARK,
3113 };
3114 static const unsigned int scifb1_ctrl_b_pins[] = {
3115 	/* RTS, CTS */
3116 	RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 4),
3117 };
3118 static const unsigned int scifb1_ctrl_b_mux[] = {
3119 	SCIFB1_RTS_N_B_MARK, SCIFB1_CTS_N_B_MARK,
3120 };
3121 static const unsigned int scifb1_data_c_pins[] = {
3122 	/* RXD, TXD */
3123 	RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
3124 };
3125 static const unsigned int scifb1_data_c_mux[] = {
3126 	SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
3127 };
3128 static const unsigned int scifb1_data_d_pins[] = {
3129 	/* RXD, TXD */
3130 	RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
3131 };
3132 static const unsigned int scifb1_data_d_mux[] = {
3133 	SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
3134 };
3135 static const unsigned int scifb1_data_e_pins[] = {
3136 	/* RXD, TXD */
3137 	RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
3138 };
3139 static const unsigned int scifb1_data_e_mux[] = {
3140 	SCIFB1_RXD_E_MARK, SCIFB1_TXD_E_MARK,
3141 };
3142 static const unsigned int scifb1_clk_e_pins[] = {
3143 	/* SCK */
3144 	RCAR_GP_PIN(3, 17),
3145 };
3146 static const unsigned int scifb1_clk_e_mux[] = {
3147 	SCIFB1_SCK_E_MARK,
3148 };
3149 static const unsigned int scifb1_data_f_pins[] = {
3150 	/* RXD, TXD */
3151 	RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
3152 };
3153 static const unsigned int scifb1_data_f_mux[] = {
3154 	SCIFB1_RXD_F_MARK, SCIFB1_TXD_F_MARK,
3155 };
3156 static const unsigned int scifb1_data_g_pins[] = {
3157 	/* RXD, TXD */
3158 	RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
3159 };
3160 static const unsigned int scifb1_data_g_mux[] = {
3161 	SCIFB1_RXD_G_MARK, SCIFB1_TXD_G_MARK,
3162 };
3163 static const unsigned int scifb1_clk_g_pins[] = {
3164 	/* SCK */
3165 	RCAR_GP_PIN(2, 20),
3166 };
3167 static const unsigned int scifb1_clk_g_mux[] = {
3168 	SCIFB1_SCK_G_MARK,
3169 };
3170 /* - SCIFB2 ----------------------------------------------------------------- */
3171 static const unsigned int scifb2_data_pins[] = {
3172 	/* RXD, TXD */
3173 	RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
3174 };
3175 static const unsigned int scifb2_data_mux[] = {
3176 	SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
3177 };
3178 static const unsigned int scifb2_clk_pins[] = {
3179 	/* SCK */
3180 	RCAR_GP_PIN(4, 21),
3181 };
3182 static const unsigned int scifb2_clk_mux[] = {
3183 	SCIFB2_SCK_MARK,
3184 };
3185 static const unsigned int scifb2_ctrl_pins[] = {
3186 	/* RTS, CTS */
3187 	RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
3188 };
3189 static const unsigned int scifb2_ctrl_mux[] = {
3190 	SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
3191 };
3192 static const unsigned int scifb2_data_b_pins[] = {
3193 	/* RXD, TXD */
3194 	RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 30),
3195 };
3196 static const unsigned int scifb2_data_b_mux[] = {
3197 	SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
3198 };
3199 static const unsigned int scifb2_clk_b_pins[] = {
3200 	/* SCK */
3201 	RCAR_GP_PIN(0, 31),
3202 };
3203 static const unsigned int scifb2_clk_b_mux[] = {
3204 	SCIFB2_SCK_B_MARK,
3205 };
3206 static const unsigned int scifb2_ctrl_b_pins[] = {
3207 	/* RTS, CTS */
3208 	RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 27),
3209 };
3210 static const unsigned int scifb2_ctrl_b_mux[] = {
3211 	SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
3212 };
3213 static const unsigned int scifb2_data_c_pins[] = {
3214 	/* RXD, TXD */
3215 	RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
3216 };
3217 static const unsigned int scifb2_data_c_mux[] = {
3218 	SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
3219 };
3220 /* - SCIF Clock ------------------------------------------------------------- */
3221 static const unsigned int scif_clk_pins[] = {
3222 	/* SCIF_CLK */
3223 	RCAR_GP_PIN(4, 26),
3224 };
3225 static const unsigned int scif_clk_mux[] = {
3226 	SCIF_CLK_MARK,
3227 };
3228 static const unsigned int scif_clk_b_pins[] = {
3229 	/* SCIF_CLK */
3230 	RCAR_GP_PIN(5, 4),
3231 };
3232 static const unsigned int scif_clk_b_mux[] = {
3233 	SCIF_CLK_B_MARK,
3234 };
3235 /* - SDHI0 ------------------------------------------------------------------ */
3236 static const unsigned int sdhi0_data1_pins[] = {
3237 	/* D0 */
3238 	RCAR_GP_PIN(3, 2),
3239 };
3240 static const unsigned int sdhi0_data1_mux[] = {
3241 	SD0_DAT0_MARK,
3242 };
3243 static const unsigned int sdhi0_data4_pins[] = {
3244 	/* D[0:3] */
3245 	RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3246 };
3247 static const unsigned int sdhi0_data4_mux[] = {
3248 	SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
3249 };
3250 static const unsigned int sdhi0_ctrl_pins[] = {
3251 	/* CLK, CMD */
3252 	RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3253 };
3254 static const unsigned int sdhi0_ctrl_mux[] = {
3255 	SD0_CLK_MARK, SD0_CMD_MARK,
3256 };
3257 static const unsigned int sdhi0_cd_pins[] = {
3258 	/* CD */
3259 	RCAR_GP_PIN(3, 6),
3260 };
3261 static const unsigned int sdhi0_cd_mux[] = {
3262 	SD0_CD_MARK,
3263 };
3264 static const unsigned int sdhi0_wp_pins[] = {
3265 	/* WP */
3266 	RCAR_GP_PIN(3, 7),
3267 };
3268 static const unsigned int sdhi0_wp_mux[] = {
3269 	SD0_WP_MARK,
3270 };
3271 /* - SDHI1 ------------------------------------------------------------------ */
3272 static const unsigned int sdhi1_data1_pins[] = {
3273 	/* D0 */
3274 	RCAR_GP_PIN(3, 10),
3275 };
3276 static const unsigned int sdhi1_data1_mux[] = {
3277 	SD1_DAT0_MARK,
3278 };
3279 static const unsigned int sdhi1_data4_pins[] = {
3280 	/* D[0:3] */
3281 	RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
3282 };
3283 static const unsigned int sdhi1_data4_mux[] = {
3284 	SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
3285 };
3286 static const unsigned int sdhi1_ctrl_pins[] = {
3287 	/* CLK, CMD */
3288 	RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3289 };
3290 static const unsigned int sdhi1_ctrl_mux[] = {
3291 	SD1_CLK_MARK, SD1_CMD_MARK,
3292 };
3293 static const unsigned int sdhi1_cd_pins[] = {
3294 	/* CD */
3295 	RCAR_GP_PIN(3, 14),
3296 };
3297 static const unsigned int sdhi1_cd_mux[] = {
3298 	SD1_CD_MARK,
3299 };
3300 static const unsigned int sdhi1_wp_pins[] = {
3301 	/* WP */
3302 	RCAR_GP_PIN(3, 15),
3303 };
3304 static const unsigned int sdhi1_wp_mux[] = {
3305 	SD1_WP_MARK,
3306 };
3307 /* - SDHI2 ------------------------------------------------------------------ */
3308 static const unsigned int sdhi2_data1_pins[] = {
3309 	/* D0 */
3310 	RCAR_GP_PIN(3, 18),
3311 };
3312 static const unsigned int sdhi2_data1_mux[] = {
3313 	SD2_DAT0_MARK,
3314 };
3315 static const unsigned int sdhi2_data4_pins[] = {
3316 	/* D[0:3] */
3317 	RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
3318 };
3319 static const unsigned int sdhi2_data4_mux[] = {
3320 	SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
3321 };
3322 static const unsigned int sdhi2_ctrl_pins[] = {
3323 	/* CLK, CMD */
3324 	RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
3325 };
3326 static const unsigned int sdhi2_ctrl_mux[] = {
3327 	SD2_CLK_MARK, SD2_CMD_MARK,
3328 };
3329 static const unsigned int sdhi2_cd_pins[] = {
3330 	/* CD */
3331 	RCAR_GP_PIN(3, 22),
3332 };
3333 static const unsigned int sdhi2_cd_mux[] = {
3334 	SD2_CD_MARK,
3335 };
3336 static const unsigned int sdhi2_wp_pins[] = {
3337 	/* WP */
3338 	RCAR_GP_PIN(3, 23),
3339 };
3340 static const unsigned int sdhi2_wp_mux[] = {
3341 	SD2_WP_MARK,
3342 };
3343 /* - SDHI3 ------------------------------------------------------------------ */
3344 static const unsigned int sdhi3_data1_pins[] = {
3345 	/* D0 */
3346 	RCAR_GP_PIN(3, 26),
3347 };
3348 static const unsigned int sdhi3_data1_mux[] = {
3349 	SD3_DAT0_MARK,
3350 };
3351 static const unsigned int sdhi3_data4_pins[] = {
3352 	/* D[0:3] */
3353 	RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
3354 };
3355 static const unsigned int sdhi3_data4_mux[] = {
3356 	SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
3357 };
3358 static const unsigned int sdhi3_ctrl_pins[] = {
3359 	/* CLK, CMD */
3360 	RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
3361 };
3362 static const unsigned int sdhi3_ctrl_mux[] = {
3363 	SD3_CLK_MARK, SD3_CMD_MARK,
3364 };
3365 static const unsigned int sdhi3_cd_pins[] = {
3366 	/* CD */
3367 	RCAR_GP_PIN(3, 30),
3368 };
3369 static const unsigned int sdhi3_cd_mux[] = {
3370 	SD3_CD_MARK,
3371 };
3372 static const unsigned int sdhi3_wp_pins[] = {
3373 	/* WP */
3374 	RCAR_GP_PIN(3, 31),
3375 };
3376 static const unsigned int sdhi3_wp_mux[] = {
3377 	SD3_WP_MARK,
3378 };
3379 /* - SSI -------------------------------------------------------------------- */
3380 static const unsigned int ssi0_data_pins[] = {
3381 	/* SDATA0 */
3382 	RCAR_GP_PIN(4, 5),
3383 };
3384 static const unsigned int ssi0_data_mux[] = {
3385 	SSI_SDATA0_MARK,
3386 };
3387 static const unsigned int ssi0129_ctrl_pins[] = {
3388 	/* SCK, WS */
3389 	RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 4),
3390 };
3391 static const unsigned int ssi0129_ctrl_mux[] = {
3392 	SSI_SCK0129_MARK, SSI_WS0129_MARK,
3393 };
3394 static const unsigned int ssi1_data_pins[] = {
3395 	/* SDATA1 */
3396 	RCAR_GP_PIN(4, 6),
3397 };
3398 static const unsigned int ssi1_data_mux[] = {
3399 	SSI_SDATA1_MARK,
3400 };
3401 static const unsigned int ssi1_ctrl_pins[] = {
3402 	/* SCK, WS */
3403 	RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 24),
3404 };
3405 static const unsigned int ssi1_ctrl_mux[] = {
3406 	SSI_SCK1_MARK, SSI_WS1_MARK,
3407 };
3408 static const unsigned int ssi2_data_pins[] = {
3409 	/* SDATA2 */
3410 	RCAR_GP_PIN(4, 7),
3411 };
3412 static const unsigned int ssi2_data_mux[] = {
3413 	SSI_SDATA2_MARK,
3414 };
3415 static const unsigned int ssi2_ctrl_pins[] = {
3416 	/* SCK, WS */
3417 	RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 17),
3418 };
3419 static const unsigned int ssi2_ctrl_mux[] = {
3420 	SSI_SCK2_MARK, SSI_WS2_MARK,
3421 };
3422 static const unsigned int ssi3_data_pins[] = {
3423 	/* SDATA3 */
3424 	RCAR_GP_PIN(4, 10),
3425 };
3426 static const unsigned int ssi3_data_mux[] = {
3427 	SSI_SDATA3_MARK
3428 };
3429 static const unsigned int ssi34_ctrl_pins[] = {
3430 	/* SCK, WS */
3431 	RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
3432 };
3433 static const unsigned int ssi34_ctrl_mux[] = {
3434 	SSI_SCK34_MARK, SSI_WS34_MARK,
3435 };
3436 static const unsigned int ssi4_data_pins[] = {
3437 	/* SDATA4 */
3438 	RCAR_GP_PIN(4, 13),
3439 };
3440 static const unsigned int ssi4_data_mux[] = {
3441 	SSI_SDATA4_MARK,
3442 };
3443 static const unsigned int ssi4_ctrl_pins[] = {
3444 	/* SCK, WS */
3445 	RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3446 };
3447 static const unsigned int ssi4_ctrl_mux[] = {
3448 	SSI_SCK4_MARK, SSI_WS4_MARK,
3449 };
3450 static const unsigned int ssi5_pins[] = {
3451 	/* SDATA5, SCK, WS */
3452 	RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
3453 };
3454 static const unsigned int ssi5_mux[] = {
3455 	SSI_SDATA5_MARK, SSI_SCK5_MARK, SSI_WS5_MARK,
3456 };
3457 static const unsigned int ssi5_b_pins[] = {
3458 	/* SDATA5, SCK, WS */
3459 	RCAR_GP_PIN(0, 26), RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
3460 };
3461 static const unsigned int ssi5_b_mux[] = {
3462 	SSI_SDATA5_B_MARK, SSI_SCK5_B_MARK, SSI_WS5_B_MARK
3463 };
3464 static const unsigned int ssi5_c_pins[] = {
3465 	/* SDATA5, SCK, WS */
3466 	RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3467 };
3468 static const unsigned int ssi5_c_mux[] = {
3469 	SSI_SDATA5_C_MARK, SSI_SCK5_C_MARK, SSI_WS5_C_MARK,
3470 };
3471 static const unsigned int ssi6_pins[] = {
3472 	/* SDATA6, SCK, WS */
3473 	RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
3474 };
3475 static const unsigned int ssi6_mux[] = {
3476 	SSI_SDATA6_MARK, SSI_SCK6_MARK, SSI_WS6_MARK,
3477 };
3478 static const unsigned int ssi6_b_pins[] = {
3479 	/* SDATA6, SCK, WS */
3480 	RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 27),
3481 };
3482 static const unsigned int ssi6_b_mux[] = {
3483 	SSI_SDATA6_B_MARK, SSI_SCK6_B_MARK, SSI_WS6_B_MARK,
3484 };
3485 static const unsigned int ssi7_data_pins[] = {
3486 	/* SDATA7 */
3487 	RCAR_GP_PIN(4, 22),
3488 };
3489 static const unsigned int ssi7_data_mux[] = {
3490 	SSI_SDATA7_MARK,
3491 };
3492 static const unsigned int ssi7_b_data_pins[] = {
3493 	/* SDATA7 */
3494 	RCAR_GP_PIN(4, 22),
3495 };
3496 static const unsigned int ssi7_b_data_mux[] = {
3497 	SSI_SDATA7_B_MARK,
3498 };
3499 static const unsigned int ssi7_c_data_pins[] = {
3500 	/* SDATA7 */
3501 	RCAR_GP_PIN(1, 26),
3502 };
3503 static const unsigned int ssi7_c_data_mux[] = {
3504 	SSI_SDATA7_C_MARK,
3505 };
3506 static const unsigned int ssi78_ctrl_pins[] = {
3507 	/* SCK, WS */
3508 	RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
3509 };
3510 static const unsigned int ssi78_ctrl_mux[] = {
3511 	SSI_SCK78_MARK, SSI_WS78_MARK,
3512 };
3513 static const unsigned int ssi78_b_ctrl_pins[] = {
3514 	/* SCK, WS */
3515 	RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 24),
3516 };
3517 static const unsigned int ssi78_b_ctrl_mux[] = {
3518 	SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
3519 };
3520 static const unsigned int ssi78_c_ctrl_pins[] = {
3521 	/* SCK, WS */
3522 	RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 25),
3523 };
3524 static const unsigned int ssi78_c_ctrl_mux[] = {
3525 	SSI_SCK78_C_MARK, SSI_WS78_C_MARK,
3526 };
3527 static const unsigned int ssi8_data_pins[] = {
3528 	/* SDATA8 */
3529 	RCAR_GP_PIN(4, 23),
3530 };
3531 static const unsigned int ssi8_data_mux[] = {
3532 	SSI_SDATA8_MARK,
3533 };
3534 static const unsigned int ssi8_b_data_pins[] = {
3535 	/* SDATA8 */
3536 	RCAR_GP_PIN(4, 23),
3537 };
3538 static const unsigned int ssi8_b_data_mux[] = {
3539 	SSI_SDATA8_B_MARK,
3540 };
3541 static const unsigned int ssi8_c_data_pins[] = {
3542 	/* SDATA8 */
3543 	RCAR_GP_PIN(1, 27),
3544 };
3545 static const unsigned int ssi8_c_data_mux[] = {
3546 	SSI_SDATA8_C_MARK,
3547 };
3548 static const unsigned int ssi9_data_pins[] = {
3549 	/* SDATA9 */
3550 	RCAR_GP_PIN(4, 24),
3551 };
3552 static const unsigned int ssi9_data_mux[] = {
3553 	SSI_SDATA9_MARK,
3554 };
3555 static const unsigned int ssi9_ctrl_pins[] = {
3556 	/* SCK, WS */
3557 	RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
3558 };
3559 static const unsigned int ssi9_ctrl_mux[] = {
3560 	SSI_SCK9_MARK, SSI_WS9_MARK,
3561 };
3562 /* - TPU0 ------------------------------------------------------------------- */
3563 static const unsigned int tpu0_to0_pins[] = {
3564 	/* TO */
3565 	RCAR_GP_PIN(0, 20),
3566 };
3567 static const unsigned int tpu0_to0_mux[] = {
3568 	TPU0TO0_MARK,
3569 };
3570 static const unsigned int tpu0_to1_pins[] = {
3571 	/* TO */
3572 	RCAR_GP_PIN(0, 21),
3573 };
3574 static const unsigned int tpu0_to1_mux[] = {
3575 	TPU0TO1_MARK,
3576 };
3577 static const unsigned int tpu0_to2_pins[] = {
3578 	/* TO */
3579 	RCAR_GP_PIN(0, 22),
3580 };
3581 static const unsigned int tpu0_to2_mux[] = {
3582 	TPU0TO2_MARK,
3583 };
3584 static const unsigned int tpu0_to3_pins[] = {
3585 	/* TO */
3586 	RCAR_GP_PIN(0, 23),
3587 };
3588 static const unsigned int tpu0_to3_mux[] = {
3589 	TPU0TO3_MARK,
3590 };
3591 /* - USB0 ------------------------------------------------------------------- */
3592 static const unsigned int usb0_pins[] = {
3593 	/* PWEN, OVC/VBUS */
3594 	RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
3595 };
3596 static const unsigned int usb0_mux[] = {
3597 	USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
3598 };
3599 static const unsigned int usb0_ovc_vbus_pins[] = {
3600 	/* OVC/VBUS */
3601 	RCAR_GP_PIN(5, 19),
3602 };
3603 static const unsigned int usb0_ovc_vbus_mux[] = {
3604 	USB0_OVC_VBUS_MARK,
3605 };
3606 /* - USB1 ------------------------------------------------------------------- */
3607 static const unsigned int usb1_pins[] = {
3608 	/* PWEN, OVC */
3609 	RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
3610 };
3611 static const unsigned int usb1_mux[] = {
3612 	USB1_PWEN_MARK, USB1_OVC_MARK,
3613 };
3614 /* - USB2 ------------------------------------------------------------------- */
3615 static const unsigned int usb2_pins[] = {
3616 	/* PWEN, OVC */
3617 	RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
3618 };
3619 static const unsigned int usb2_mux[] = {
3620 	USB2_PWEN_MARK, USB2_OVC_MARK,
3621 };
3622 /* - VIN0 ------------------------------------------------------------------- */
3623 static const union vin_data vin0_data_pins = {
3624 	.data24 = {
3625 		/* B */
3626 		RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2),
3627 		RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3628 		RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
3629 		RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3630 		/* G */
3631 		RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
3632 		RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
3633 		RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
3634 		RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3635 		/* R */
3636 		RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
3637 		RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
3638 		RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
3639 		RCAR_GP_PIN(0, 26), RCAR_GP_PIN(1, 11),
3640 	},
3641 };
3642 static const union vin_data vin0_data_mux = {
3643 	.data24 = {
3644 		/* B */
3645 		VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
3646 		VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3647 		VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3648 		VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
3649 		/* G */
3650 		VI0_G0_MARK, VI0_G1_MARK,
3651 		VI0_G2_MARK, VI0_G3_MARK,
3652 		VI0_G4_MARK, VI0_G5_MARK,
3653 		VI0_G6_MARK, VI0_G7_MARK,
3654 		/* R */
3655 		VI0_R0_MARK, VI0_R1_MARK,
3656 		VI0_R2_MARK, VI0_R3_MARK,
3657 		VI0_R4_MARK, VI0_R5_MARK,
3658 		VI0_R6_MARK, VI0_R7_MARK,
3659 	},
3660 };
3661 static const unsigned int vin0_data18_pins[] = {
3662 	/* B */
3663 	RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
3664 	RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
3665 	RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
3666 	/* G */
3667 	RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
3668 	RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
3669 	RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3670 	/* R */
3671 	RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
3672 	RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
3673 	RCAR_GP_PIN(0, 26), RCAR_GP_PIN(1, 11),
3674 };
3675 static const unsigned int vin0_data18_mux[] = {
3676 	/* B */
3677 	VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
3678 	VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
3679 	VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
3680 	/* G */
3681 	VI0_G2_MARK, VI0_G3_MARK,
3682 	VI0_G4_MARK, VI0_G5_MARK,
3683 	VI0_G6_MARK, VI0_G7_MARK,
3684 	/* R */
3685 	VI0_R2_MARK, VI0_R3_MARK,
3686 	VI0_R4_MARK, VI0_R5_MARK,
3687 	VI0_R6_MARK, VI0_R7_MARK,
3688 };
3689 static const unsigned int vin0_sync_pins[] = {
3690 	RCAR_GP_PIN(0, 12), /* HSYNC */
3691 	RCAR_GP_PIN(0, 13), /* VSYNC */
3692 };
3693 static const unsigned int vin0_sync_mux[] = {
3694 	VI0_HSYNC_N_MARK,
3695 	VI0_VSYNC_N_MARK,
3696 };
3697 static const unsigned int vin0_field_pins[] = {
3698 	RCAR_GP_PIN(0, 15),
3699 };
3700 static const unsigned int vin0_field_mux[] = {
3701 	VI0_FIELD_MARK,
3702 };
3703 static const unsigned int vin0_clkenb_pins[] = {
3704 	RCAR_GP_PIN(0, 14),
3705 };
3706 static const unsigned int vin0_clkenb_mux[] = {
3707 	VI0_CLKENB_MARK,
3708 };
3709 static const unsigned int vin0_clk_pins[] = {
3710 	RCAR_GP_PIN(2, 0),
3711 };
3712 static const unsigned int vin0_clk_mux[] = {
3713 	VI0_CLK_MARK,
3714 };
3715 /* - VIN1 ------------------------------------------------------------------- */
3716 static const union vin_data vin1_data_pins = {
3717 	.data24 = {
3718 		/* B */
3719 		RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
3720 		RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3721 		RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
3722 		RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
3723 		/* G */
3724 		RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
3725 		RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3726 		RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
3727 		RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
3728 		/* R */
3729 		RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
3730 		RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
3731 		RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3732 		RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
3733 	},
3734 };
3735 static const union vin_data vin1_data_mux = {
3736 	.data24 = {
3737 		/* B */
3738 		VI1_DATA0_VI1_B0_MARK, VI1_DATA1_VI1_B1_MARK,
3739 		VI1_DATA2_VI1_B2_MARK, VI1_DATA3_VI1_B3_MARK,
3740 		VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
3741 		VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
3742 		/* G */
3743 		VI1_G0_MARK, VI1_G1_MARK,
3744 		VI1_G2_MARK, VI1_G3_MARK,
3745 		VI1_G4_MARK, VI1_G5_MARK,
3746 		VI1_G6_MARK, VI1_G7_MARK,
3747 		/* R */
3748 		VI1_R0_MARK, VI1_R1_MARK,
3749 		VI1_R2_MARK, VI1_R3_MARK,
3750 		VI1_R4_MARK, VI1_R5_MARK,
3751 		VI1_R6_MARK, VI1_R7_MARK,
3752 	},
3753 };
3754 static const unsigned int vin1_data18_pins[] = {
3755 	/* B */
3756 	RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
3757 	RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
3758 	RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
3759 	/* G */
3760 	RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3761 	RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
3762 	RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
3763 	/* R */
3764 	RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
3765 	RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
3766 	RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
3767 };
3768 static const unsigned int vin1_data18_mux[] = {
3769 	/* B */
3770 	VI1_DATA2_VI1_B2_MARK, VI1_DATA3_VI1_B3_MARK,
3771 	VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
3772 	VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
3773 	/* G */
3774 	VI1_G2_MARK, VI1_G3_MARK,
3775 	VI1_G4_MARK, VI1_G5_MARK,
3776 	VI1_G6_MARK, VI1_G7_MARK,
3777 	/* R */
3778 	VI1_R2_MARK, VI1_R3_MARK,
3779 	VI1_R4_MARK, VI1_R5_MARK,
3780 	VI1_R6_MARK, VI1_R7_MARK,
3781 };
3782 static const unsigned int vin1_sync_pins[] = {
3783 	RCAR_GP_PIN(1, 24), /* HSYNC */
3784 	RCAR_GP_PIN(1, 25), /* VSYNC */
3785 };
3786 static const unsigned int vin1_sync_mux[] = {
3787 	VI1_HSYNC_N_MARK,
3788 	VI1_VSYNC_N_MARK,
3789 };
3790 static const unsigned int vin1_field_pins[] = {
3791 	RCAR_GP_PIN(1, 13),
3792 };
3793 static const unsigned int vin1_field_mux[] = {
3794 	VI1_FIELD_MARK,
3795 };
3796 static const unsigned int vin1_clkenb_pins[] = {
3797 	RCAR_GP_PIN(1, 26),
3798 };
3799 static const unsigned int vin1_clkenb_mux[] = {
3800 	VI1_CLKENB_MARK,
3801 };
3802 static const unsigned int vin1_clk_pins[] = {
3803 	RCAR_GP_PIN(2, 9),
3804 };
3805 static const unsigned int vin1_clk_mux[] = {
3806 	VI1_CLK_MARK,
3807 };
3808 /* - VIN2 ----------------------------------------------------------------- */
3809 static const union vin_data vin2_data_pins = {
3810 	.data24 = {
3811 		/* B */
3812 		RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
3813 		RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
3814 		RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3815 		RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
3816 		/* G */
3817 		RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
3818 		RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 10),
3819 		RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
3820 		RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3821 		/* R */
3822 		RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
3823 		RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
3824 		RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3825 		RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 24),
3826 	},
3827 };
3828 static const union vin_data vin2_data_mux = {
3829 	.data24 = {
3830 		/* B */
3831 		VI2_DATA0_VI2_B0_MARK, VI2_DATA1_VI2_B1_MARK,
3832 		VI2_DATA2_VI2_B2_MARK, VI2_DATA3_VI2_B3_MARK,
3833 		VI2_DATA4_VI2_B4_MARK, VI2_DATA5_VI2_B5_MARK,
3834 		VI2_DATA6_VI2_B6_MARK, VI2_DATA7_VI2_B7_MARK,
3835 		/* G */
3836 		VI2_G0_MARK, VI2_G1_MARK,
3837 		VI2_G2_MARK, VI2_G3_MARK,
3838 		VI2_G4_MARK, VI2_G5_MARK,
3839 		VI2_G6_MARK, VI2_G7_MARK,
3840 		/* R */
3841 		VI2_R0_MARK, VI2_R1_MARK,
3842 		VI2_R2_MARK, VI2_R3_MARK,
3843 		VI2_R4_MARK, VI2_R5_MARK,
3844 		VI2_R6_MARK, VI2_R7_MARK,
3845 	},
3846 };
3847 static const unsigned int vin2_data18_pins[] = {
3848 	/* B */
3849 	RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
3850 	RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3851 	RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
3852 	/* G */
3853 	RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 10),
3854 	RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
3855 	RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3856 	/* R */
3857 	RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
3858 	RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
3859 	RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 24),
3860 };
3861 static const unsigned int vin2_data18_mux[] = {
3862 	/* B */
3863 	VI2_DATA2_VI2_B2_MARK, VI2_DATA3_VI2_B3_MARK,
3864 	VI2_DATA4_VI2_B4_MARK, VI2_DATA5_VI2_B5_MARK,
3865 	VI2_DATA6_VI2_B6_MARK, VI2_DATA7_VI2_B7_MARK,
3866 	/* G */
3867 	VI2_G2_MARK, VI2_G3_MARK,
3868 	VI2_G4_MARK, VI2_G5_MARK,
3869 	VI2_G6_MARK, VI2_G7_MARK,
3870 	/* R */
3871 	VI2_R2_MARK, VI2_R3_MARK,
3872 	VI2_R4_MARK, VI2_R5_MARK,
3873 	VI2_R6_MARK, VI2_R7_MARK,
3874 };
3875 static const unsigned int vin2_sync_pins[] = {
3876 	RCAR_GP_PIN(1, 16), /* HSYNC */
3877 	RCAR_GP_PIN(1, 21), /* VSYNC */
3878 };
3879 static const unsigned int vin2_sync_mux[] = {
3880 	VI2_HSYNC_N_MARK,
3881 	VI2_VSYNC_N_MARK,
3882 };
3883 static const unsigned int vin2_field_pins[] = {
3884 	RCAR_GP_PIN(1, 9),
3885 };
3886 static const unsigned int vin2_field_mux[] = {
3887 	VI2_FIELD_MARK,
3888 };
3889 static const unsigned int vin2_clkenb_pins[] = {
3890 	RCAR_GP_PIN(1, 8),
3891 };
3892 static const unsigned int vin2_clkenb_mux[] = {
3893 	VI2_CLKENB_MARK,
3894 };
3895 static const unsigned int vin2_clk_pins[] = {
3896 	RCAR_GP_PIN(1, 11),
3897 };
3898 static const unsigned int vin2_clk_mux[] = {
3899 	VI2_CLK_MARK,
3900 };
3901 /* - VIN3 ----------------------------------------------------------------- */
3902 static const unsigned int vin3_data8_pins[] = {
3903 	RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
3904 	RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
3905 	RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
3906 	RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
3907 };
3908 static const unsigned int vin3_data8_mux[] = {
3909 	VI3_DATA0_MARK, VI3_DATA1_MARK,
3910 	VI3_DATA2_MARK, VI3_DATA3_MARK,
3911 	VI3_DATA4_MARK, VI3_DATA5_MARK,
3912 	VI3_DATA6_MARK, VI3_DATA7_MARK,
3913 };
3914 static const unsigned int vin3_sync_pins[] = {
3915 	RCAR_GP_PIN(1, 16), /* HSYNC */
3916 	RCAR_GP_PIN(1, 17), /* VSYNC */
3917 };
3918 static const unsigned int vin3_sync_mux[] = {
3919 	VI3_HSYNC_N_MARK,
3920 	VI3_VSYNC_N_MARK,
3921 };
3922 static const unsigned int vin3_field_pins[] = {
3923 	RCAR_GP_PIN(1, 15),
3924 };
3925 static const unsigned int vin3_field_mux[] = {
3926 	VI3_FIELD_MARK,
3927 };
3928 static const unsigned int vin3_clkenb_pins[] = {
3929 	RCAR_GP_PIN(1, 14),
3930 };
3931 static const unsigned int vin3_clkenb_mux[] = {
3932 	VI3_CLKENB_MARK,
3933 };
3934 static const unsigned int vin3_clk_pins[] = {
3935 	RCAR_GP_PIN(1, 23),
3936 };
3937 static const unsigned int vin3_clk_mux[] = {
3938 	VI3_CLK_MARK,
3939 };
3940 
3941 static const struct sh_pfc_pin_group pinmux_groups[] = {
3942 	SH_PFC_PIN_GROUP(audio_clk_a),
3943 	SH_PFC_PIN_GROUP(audio_clk_b),
3944 	SH_PFC_PIN_GROUP(audio_clk_c),
3945 	SH_PFC_PIN_GROUP(audio_clkout),
3946 	SH_PFC_PIN_GROUP(audio_clkout_b),
3947 	SH_PFC_PIN_GROUP(audio_clkout_c),
3948 	SH_PFC_PIN_GROUP(audio_clkout_d),
3949 	SH_PFC_PIN_GROUP(avb_link),
3950 	SH_PFC_PIN_GROUP(avb_magic),
3951 	SH_PFC_PIN_GROUP(avb_phy_int),
3952 	SH_PFC_PIN_GROUP(avb_mdio),
3953 	SH_PFC_PIN_GROUP(avb_mii),
3954 	SH_PFC_PIN_GROUP(avb_gmii),
3955 	SH_PFC_PIN_GROUP(du_rgb666),
3956 	SH_PFC_PIN_GROUP(du_rgb888),
3957 	SH_PFC_PIN_GROUP(du_clk_out_0),
3958 	SH_PFC_PIN_GROUP(du_clk_out_1),
3959 	SH_PFC_PIN_GROUP(du_sync_0),
3960 	SH_PFC_PIN_GROUP(du_sync_1),
3961 	SH_PFC_PIN_GROUP(du_cde),
3962 	SH_PFC_PIN_GROUP(du0_clk_in),
3963 	SH_PFC_PIN_GROUP(du1_clk_in),
3964 	SH_PFC_PIN_GROUP(du2_clk_in),
3965 	SH_PFC_PIN_GROUP(eth_link),
3966 	SH_PFC_PIN_GROUP(eth_magic),
3967 	SH_PFC_PIN_GROUP(eth_mdio),
3968 	SH_PFC_PIN_GROUP(eth_rmii),
3969 	SH_PFC_PIN_GROUP(hscif0_data),
3970 	SH_PFC_PIN_GROUP(hscif0_clk),
3971 	SH_PFC_PIN_GROUP(hscif0_ctrl),
3972 	SH_PFC_PIN_GROUP(hscif0_data_b),
3973 	SH_PFC_PIN_GROUP(hscif0_ctrl_b),
3974 	SH_PFC_PIN_GROUP(hscif0_data_c),
3975 	SH_PFC_PIN_GROUP(hscif0_ctrl_c),
3976 	SH_PFC_PIN_GROUP(hscif0_data_d),
3977 	SH_PFC_PIN_GROUP(hscif0_ctrl_d),
3978 	SH_PFC_PIN_GROUP(hscif0_data_e),
3979 	SH_PFC_PIN_GROUP(hscif0_ctrl_e),
3980 	SH_PFC_PIN_GROUP(hscif0_data_f),
3981 	SH_PFC_PIN_GROUP(hscif0_ctrl_f),
3982 	SH_PFC_PIN_GROUP(hscif1_data),
3983 	SH_PFC_PIN_GROUP(hscif1_clk),
3984 	SH_PFC_PIN_GROUP(hscif1_ctrl),
3985 	SH_PFC_PIN_GROUP(hscif1_data_b),
3986 	SH_PFC_PIN_GROUP(hscif1_clk_b),
3987 	SH_PFC_PIN_GROUP(hscif1_ctrl_b),
3988 	SH_PFC_PIN_GROUP(i2c0),
3989 	SH_PFC_PIN_GROUP(i2c1),
3990 	SH_PFC_PIN_GROUP(i2c1_b),
3991 	SH_PFC_PIN_GROUP(i2c1_c),
3992 	SH_PFC_PIN_GROUP(i2c2),
3993 	SH_PFC_PIN_GROUP(i2c2_b),
3994 	SH_PFC_PIN_GROUP(i2c2_c),
3995 	SH_PFC_PIN_GROUP(i2c2_d),
3996 	SH_PFC_PIN_GROUP(i2c2_e),
3997 	SH_PFC_PIN_GROUP(i2c3),
3998 	SH_PFC_PIN_GROUP(iic0),
3999 	SH_PFC_PIN_GROUP(iic1),
4000 	SH_PFC_PIN_GROUP(iic1_b),
4001 	SH_PFC_PIN_GROUP(iic1_c),
4002 	SH_PFC_PIN_GROUP(iic2),
4003 	SH_PFC_PIN_GROUP(iic2_b),
4004 	SH_PFC_PIN_GROUP(iic2_c),
4005 	SH_PFC_PIN_GROUP(iic2_d),
4006 	SH_PFC_PIN_GROUP(iic2_e),
4007 	SH_PFC_PIN_GROUP(iic3),
4008 	SH_PFC_PIN_GROUP(intc_irq0),
4009 	SH_PFC_PIN_GROUP(intc_irq1),
4010 	SH_PFC_PIN_GROUP(intc_irq2),
4011 	SH_PFC_PIN_GROUP(intc_irq3),
4012 	SH_PFC_PIN_GROUP(mlb_3pin),
4013 	SH_PFC_PIN_GROUP(mmc0_data1),
4014 	SH_PFC_PIN_GROUP(mmc0_data4),
4015 	SH_PFC_PIN_GROUP(mmc0_data8),
4016 	SH_PFC_PIN_GROUP(mmc0_ctrl),
4017 	SH_PFC_PIN_GROUP(mmc1_data1),
4018 	SH_PFC_PIN_GROUP(mmc1_data4),
4019 	SH_PFC_PIN_GROUP(mmc1_data8),
4020 	SH_PFC_PIN_GROUP(mmc1_ctrl),
4021 	SH_PFC_PIN_GROUP(msiof0_clk),
4022 	SH_PFC_PIN_GROUP(msiof0_sync),
4023 	SH_PFC_PIN_GROUP(msiof0_ss1),
4024 	SH_PFC_PIN_GROUP(msiof0_ss2),
4025 	SH_PFC_PIN_GROUP(msiof0_rx),
4026 	SH_PFC_PIN_GROUP(msiof0_tx),
4027 	SH_PFC_PIN_GROUP(msiof0_clk_b),
4028 	SH_PFC_PIN_GROUP(msiof0_ss1_b),
4029 	SH_PFC_PIN_GROUP(msiof0_ss2_b),
4030 	SH_PFC_PIN_GROUP(msiof0_rx_b),
4031 	SH_PFC_PIN_GROUP(msiof0_tx_b),
4032 	SH_PFC_PIN_GROUP(msiof1_clk),
4033 	SH_PFC_PIN_GROUP(msiof1_sync),
4034 	SH_PFC_PIN_GROUP(msiof1_ss1),
4035 	SH_PFC_PIN_GROUP(msiof1_ss2),
4036 	SH_PFC_PIN_GROUP(msiof1_rx),
4037 	SH_PFC_PIN_GROUP(msiof1_tx),
4038 	SH_PFC_PIN_GROUP(msiof1_clk_b),
4039 	SH_PFC_PIN_GROUP(msiof1_ss1_b),
4040 	SH_PFC_PIN_GROUP(msiof1_ss2_b),
4041 	SH_PFC_PIN_GROUP(msiof1_rx_b),
4042 	SH_PFC_PIN_GROUP(msiof1_tx_b),
4043 	SH_PFC_PIN_GROUP(msiof2_clk),
4044 	SH_PFC_PIN_GROUP(msiof2_sync),
4045 	SH_PFC_PIN_GROUP(msiof2_ss1),
4046 	SH_PFC_PIN_GROUP(msiof2_ss2),
4047 	SH_PFC_PIN_GROUP(msiof2_rx),
4048 	SH_PFC_PIN_GROUP(msiof2_tx),
4049 	SH_PFC_PIN_GROUP(msiof3_clk),
4050 	SH_PFC_PIN_GROUP(msiof3_sync),
4051 	SH_PFC_PIN_GROUP(msiof3_ss1),
4052 	SH_PFC_PIN_GROUP(msiof3_ss2),
4053 	SH_PFC_PIN_GROUP(msiof3_rx),
4054 	SH_PFC_PIN_GROUP(msiof3_tx),
4055 	SH_PFC_PIN_GROUP(msiof3_clk_b),
4056 	SH_PFC_PIN_GROUP(msiof3_sync_b),
4057 	SH_PFC_PIN_GROUP(msiof3_rx_b),
4058 	SH_PFC_PIN_GROUP(msiof3_tx_b),
4059 	SH_PFC_PIN_GROUP(pwm0),
4060 	SH_PFC_PIN_GROUP(pwm0_b),
4061 	SH_PFC_PIN_GROUP(pwm1),
4062 	SH_PFC_PIN_GROUP(pwm1_b),
4063 	SH_PFC_PIN_GROUP(pwm2),
4064 	SH_PFC_PIN_GROUP(pwm3),
4065 	SH_PFC_PIN_GROUP(pwm4),
4066 	SH_PFC_PIN_GROUP(pwm5),
4067 	SH_PFC_PIN_GROUP(pwm6),
4068 	SH_PFC_PIN_GROUP(qspi_ctrl),
4069 	SH_PFC_PIN_GROUP(qspi_data2),
4070 	SH_PFC_PIN_GROUP(qspi_data4),
4071 	SH_PFC_PIN_GROUP(scif0_data),
4072 	SH_PFC_PIN_GROUP(scif0_clk),
4073 	SH_PFC_PIN_GROUP(scif0_ctrl),
4074 	SH_PFC_PIN_GROUP(scif0_data_b),
4075 	SH_PFC_PIN_GROUP(scif1_data),
4076 	SH_PFC_PIN_GROUP(scif1_clk),
4077 	SH_PFC_PIN_GROUP(scif1_ctrl),
4078 	SH_PFC_PIN_GROUP(scif1_data_b),
4079 	SH_PFC_PIN_GROUP(scif1_data_c),
4080 	SH_PFC_PIN_GROUP(scif1_data_d),
4081 	SH_PFC_PIN_GROUP(scif1_clk_d),
4082 	SH_PFC_PIN_GROUP(scif1_data_e),
4083 	SH_PFC_PIN_GROUP(scif1_clk_e),
4084 	SH_PFC_PIN_GROUP(scif2_data),
4085 	SH_PFC_PIN_GROUP(scif2_clk),
4086 	SH_PFC_PIN_GROUP(scif2_data_b),
4087 	SH_PFC_PIN_GROUP(scifa0_data),
4088 	SH_PFC_PIN_GROUP(scifa0_clk),
4089 	SH_PFC_PIN_GROUP(scifa0_ctrl),
4090 	SH_PFC_PIN_GROUP(scifa0_data_b),
4091 	SH_PFC_PIN_GROUP(scifa0_clk_b),
4092 	SH_PFC_PIN_GROUP(scifa0_ctrl_b),
4093 	SH_PFC_PIN_GROUP(scifa1_data),
4094 	SH_PFC_PIN_GROUP(scifa1_clk),
4095 	SH_PFC_PIN_GROUP(scifa1_ctrl),
4096 	SH_PFC_PIN_GROUP(scifa1_data_b),
4097 	SH_PFC_PIN_GROUP(scifa1_clk_b),
4098 	SH_PFC_PIN_GROUP(scifa1_ctrl_b),
4099 	SH_PFC_PIN_GROUP(scifa1_data_c),
4100 	SH_PFC_PIN_GROUP(scifa1_clk_c),
4101 	SH_PFC_PIN_GROUP(scifa1_ctrl_c),
4102 	SH_PFC_PIN_GROUP(scifa1_data_d),
4103 	SH_PFC_PIN_GROUP(scifa1_clk_d),
4104 	SH_PFC_PIN_GROUP(scifa1_ctrl_d),
4105 	SH_PFC_PIN_GROUP(scifa2_data),
4106 	SH_PFC_PIN_GROUP(scifa2_clk),
4107 	SH_PFC_PIN_GROUP(scifa2_ctrl),
4108 	SH_PFC_PIN_GROUP(scifa2_data_b),
4109 	SH_PFC_PIN_GROUP(scifa2_data_c),
4110 	SH_PFC_PIN_GROUP(scifa2_clk_c),
4111 	SH_PFC_PIN_GROUP(scifb0_data),
4112 	SH_PFC_PIN_GROUP(scifb0_clk),
4113 	SH_PFC_PIN_GROUP(scifb0_ctrl),
4114 	SH_PFC_PIN_GROUP(scifb0_data_b),
4115 	SH_PFC_PIN_GROUP(scifb0_clk_b),
4116 	SH_PFC_PIN_GROUP(scifb0_ctrl_b),
4117 	SH_PFC_PIN_GROUP(scifb0_data_c),
4118 	SH_PFC_PIN_GROUP(scifb1_data),
4119 	SH_PFC_PIN_GROUP(scifb1_clk),
4120 	SH_PFC_PIN_GROUP(scifb1_ctrl),
4121 	SH_PFC_PIN_GROUP(scifb1_data_b),
4122 	SH_PFC_PIN_GROUP(scifb1_clk_b),
4123 	SH_PFC_PIN_GROUP(scifb1_ctrl_b),
4124 	SH_PFC_PIN_GROUP(scifb1_data_c),
4125 	SH_PFC_PIN_GROUP(scifb1_data_d),
4126 	SH_PFC_PIN_GROUP(scifb1_data_e),
4127 	SH_PFC_PIN_GROUP(scifb1_clk_e),
4128 	SH_PFC_PIN_GROUP(scifb1_data_f),
4129 	SH_PFC_PIN_GROUP(scifb1_data_g),
4130 	SH_PFC_PIN_GROUP(scifb1_clk_g),
4131 	SH_PFC_PIN_GROUP(scifb2_data),
4132 	SH_PFC_PIN_GROUP(scifb2_clk),
4133 	SH_PFC_PIN_GROUP(scifb2_ctrl),
4134 	SH_PFC_PIN_GROUP(scifb2_data_b),
4135 	SH_PFC_PIN_GROUP(scifb2_clk_b),
4136 	SH_PFC_PIN_GROUP(scifb2_ctrl_b),
4137 	SH_PFC_PIN_GROUP(scifb2_data_c),
4138 	SH_PFC_PIN_GROUP(scif_clk),
4139 	SH_PFC_PIN_GROUP(scif_clk_b),
4140 	SH_PFC_PIN_GROUP(sdhi0_data1),
4141 	SH_PFC_PIN_GROUP(sdhi0_data4),
4142 	SH_PFC_PIN_GROUP(sdhi0_ctrl),
4143 	SH_PFC_PIN_GROUP(sdhi0_cd),
4144 	SH_PFC_PIN_GROUP(sdhi0_wp),
4145 	SH_PFC_PIN_GROUP(sdhi1_data1),
4146 	SH_PFC_PIN_GROUP(sdhi1_data4),
4147 	SH_PFC_PIN_GROUP(sdhi1_ctrl),
4148 	SH_PFC_PIN_GROUP(sdhi1_cd),
4149 	SH_PFC_PIN_GROUP(sdhi1_wp),
4150 	SH_PFC_PIN_GROUP(sdhi2_data1),
4151 	SH_PFC_PIN_GROUP(sdhi2_data4),
4152 	SH_PFC_PIN_GROUP(sdhi2_ctrl),
4153 	SH_PFC_PIN_GROUP(sdhi2_cd),
4154 	SH_PFC_PIN_GROUP(sdhi2_wp),
4155 	SH_PFC_PIN_GROUP(sdhi3_data1),
4156 	SH_PFC_PIN_GROUP(sdhi3_data4),
4157 	SH_PFC_PIN_GROUP(sdhi3_ctrl),
4158 	SH_PFC_PIN_GROUP(sdhi3_cd),
4159 	SH_PFC_PIN_GROUP(sdhi3_wp),
4160 	SH_PFC_PIN_GROUP(ssi0_data),
4161 	SH_PFC_PIN_GROUP(ssi0129_ctrl),
4162 	SH_PFC_PIN_GROUP(ssi1_data),
4163 	SH_PFC_PIN_GROUP(ssi1_ctrl),
4164 	SH_PFC_PIN_GROUP(ssi2_data),
4165 	SH_PFC_PIN_GROUP(ssi2_ctrl),
4166 	SH_PFC_PIN_GROUP(ssi3_data),
4167 	SH_PFC_PIN_GROUP(ssi34_ctrl),
4168 	SH_PFC_PIN_GROUP(ssi4_data),
4169 	SH_PFC_PIN_GROUP(ssi4_ctrl),
4170 	SH_PFC_PIN_GROUP(ssi5),
4171 	SH_PFC_PIN_GROUP(ssi5_b),
4172 	SH_PFC_PIN_GROUP(ssi5_c),
4173 	SH_PFC_PIN_GROUP(ssi6),
4174 	SH_PFC_PIN_GROUP(ssi6_b),
4175 	SH_PFC_PIN_GROUP(ssi7_data),
4176 	SH_PFC_PIN_GROUP(ssi7_b_data),
4177 	SH_PFC_PIN_GROUP(ssi7_c_data),
4178 	SH_PFC_PIN_GROUP(ssi78_ctrl),
4179 	SH_PFC_PIN_GROUP(ssi78_b_ctrl),
4180 	SH_PFC_PIN_GROUP(ssi78_c_ctrl),
4181 	SH_PFC_PIN_GROUP(ssi8_data),
4182 	SH_PFC_PIN_GROUP(ssi8_b_data),
4183 	SH_PFC_PIN_GROUP(ssi8_c_data),
4184 	SH_PFC_PIN_GROUP(ssi9_data),
4185 	SH_PFC_PIN_GROUP(ssi9_ctrl),
4186 	SH_PFC_PIN_GROUP(tpu0_to0),
4187 	SH_PFC_PIN_GROUP(tpu0_to1),
4188 	SH_PFC_PIN_GROUP(tpu0_to2),
4189 	SH_PFC_PIN_GROUP(tpu0_to3),
4190 	SH_PFC_PIN_GROUP(usb0),
4191 	SH_PFC_PIN_GROUP(usb0_ovc_vbus),
4192 	SH_PFC_PIN_GROUP(usb1),
4193 	SH_PFC_PIN_GROUP(usb2),
4194 	VIN_DATA_PIN_GROUP(vin0_data, 24),
4195 	VIN_DATA_PIN_GROUP(vin0_data, 20),
4196 	SH_PFC_PIN_GROUP(vin0_data18),
4197 	VIN_DATA_PIN_GROUP(vin0_data, 16),
4198 	VIN_DATA_PIN_GROUP(vin0_data, 12),
4199 	VIN_DATA_PIN_GROUP(vin0_data, 10),
4200 	VIN_DATA_PIN_GROUP(vin0_data, 8),
4201 	VIN_DATA_PIN_GROUP(vin0_data, 4),
4202 	SH_PFC_PIN_GROUP(vin0_sync),
4203 	SH_PFC_PIN_GROUP(vin0_field),
4204 	SH_PFC_PIN_GROUP(vin0_clkenb),
4205 	SH_PFC_PIN_GROUP(vin0_clk),
4206 	VIN_DATA_PIN_GROUP(vin1_data, 24),
4207 	VIN_DATA_PIN_GROUP(vin1_data, 20),
4208 	SH_PFC_PIN_GROUP(vin1_data18),
4209 	VIN_DATA_PIN_GROUP(vin1_data, 16),
4210 	VIN_DATA_PIN_GROUP(vin1_data, 12),
4211 	VIN_DATA_PIN_GROUP(vin1_data, 10),
4212 	VIN_DATA_PIN_GROUP(vin1_data, 8),
4213 	VIN_DATA_PIN_GROUP(vin1_data, 4),
4214 	SH_PFC_PIN_GROUP(vin1_sync),
4215 	SH_PFC_PIN_GROUP(vin1_field),
4216 	SH_PFC_PIN_GROUP(vin1_clkenb),
4217 	SH_PFC_PIN_GROUP(vin1_clk),
4218 	VIN_DATA_PIN_GROUP(vin2_data, 24),
4219 	SH_PFC_PIN_GROUP(vin2_data18),
4220 	VIN_DATA_PIN_GROUP(vin2_data, 16),
4221 	VIN_DATA_PIN_GROUP(vin2_data, 8),
4222 	VIN_DATA_PIN_GROUP(vin2_data, 4),
4223 	SH_PFC_PIN_GROUP(vin2_sync),
4224 	SH_PFC_PIN_GROUP(vin2_field),
4225 	SH_PFC_PIN_GROUP(vin2_clkenb),
4226 	SH_PFC_PIN_GROUP(vin2_clk),
4227 	SH_PFC_PIN_GROUP(vin3_data8),
4228 	SH_PFC_PIN_GROUP(vin3_sync),
4229 	SH_PFC_PIN_GROUP(vin3_field),
4230 	SH_PFC_PIN_GROUP(vin3_clkenb),
4231 	SH_PFC_PIN_GROUP(vin3_clk),
4232 };
4233 
4234 static const char * const audio_clk_groups[] = {
4235 	"audio_clk_a",
4236 	"audio_clk_b",
4237 	"audio_clk_c",
4238 	"audio_clkout",
4239 	"audio_clkout_b",
4240 	"audio_clkout_c",
4241 	"audio_clkout_d",
4242 };
4243 
4244 static const char * const avb_groups[] = {
4245 	"avb_link",
4246 	"avb_magic",
4247 	"avb_phy_int",
4248 	"avb_mdio",
4249 	"avb_mii",
4250 	"avb_gmii",
4251 };
4252 
4253 static const char * const du_groups[] = {
4254 	"du_rgb666",
4255 	"du_rgb888",
4256 	"du_clk_out_0",
4257 	"du_clk_out_1",
4258 	"du_sync_0",
4259 	"du_sync_1",
4260 	"du_cde",
4261 };
4262 
4263 static const char * const du0_groups[] = {
4264 	"du0_clk_in",
4265 };
4266 
4267 static const char * const du1_groups[] = {
4268 	"du1_clk_in",
4269 };
4270 
4271 static const char * const du2_groups[] = {
4272 	"du2_clk_in",
4273 };
4274 
4275 static const char * const eth_groups[] = {
4276 	"eth_link",
4277 	"eth_magic",
4278 	"eth_mdio",
4279 	"eth_rmii",
4280 };
4281 
4282 static const char * const hscif0_groups[] = {
4283 	"hscif0_data",
4284 	"hscif0_clk",
4285 	"hscif0_ctrl",
4286 	"hscif0_data_b",
4287 	"hscif0_ctrl_b",
4288 	"hscif0_data_c",
4289 	"hscif0_ctrl_c",
4290 	"hscif0_data_d",
4291 	"hscif0_ctrl_d",
4292 	"hscif0_data_e",
4293 	"hscif0_ctrl_e",
4294 	"hscif0_data_f",
4295 	"hscif0_ctrl_f",
4296 };
4297 
4298 static const char * const hscif1_groups[] = {
4299 	"hscif1_data",
4300 	"hscif1_clk",
4301 	"hscif1_ctrl",
4302 	"hscif1_data_b",
4303 	"hscif1_clk_b",
4304 	"hscif1_ctrl_b",
4305 };
4306 
4307 static const char * const i2c0_groups[] = {
4308 	"i2c0",
4309 };
4310 
4311 static const char * const i2c1_groups[] = {
4312 	"i2c1",
4313 	"i2c1_b",
4314 	"i2c1_c",
4315 };
4316 
4317 static const char * const i2c2_groups[] = {
4318 	"i2c2",
4319 	"i2c2_b",
4320 	"i2c2_c",
4321 	"i2c2_d",
4322 	"i2c2_e",
4323 };
4324 
4325 static const char * const i2c3_groups[] = {
4326 	"i2c3",
4327 };
4328 
4329 static const char * const iic0_groups[] = {
4330 	"iic0",
4331 };
4332 
4333 static const char * const iic1_groups[] = {
4334 	"iic1",
4335 	"iic1_b",
4336 	"iic1_c",
4337 };
4338 
4339 static const char * const iic2_groups[] = {
4340 	"iic2",
4341 	"iic2_b",
4342 	"iic2_c",
4343 	"iic2_d",
4344 	"iic2_e",
4345 };
4346 
4347 static const char * const iic3_groups[] = {
4348 	"iic3",
4349 };
4350 
4351 static const char * const intc_groups[] = {
4352 	"intc_irq0",
4353 	"intc_irq1",
4354 	"intc_irq2",
4355 	"intc_irq3",
4356 };
4357 
4358 static const char * const mlb_groups[] = {
4359 	"mlb_3pin",
4360 };
4361 
4362 static const char * const mmc0_groups[] = {
4363 	"mmc0_data1",
4364 	"mmc0_data4",
4365 	"mmc0_data8",
4366 	"mmc0_ctrl",
4367 };
4368 
4369 static const char * const mmc1_groups[] = {
4370 	"mmc1_data1",
4371 	"mmc1_data4",
4372 	"mmc1_data8",
4373 	"mmc1_ctrl",
4374 };
4375 
4376 static const char * const msiof0_groups[] = {
4377 	"msiof0_clk",
4378 	"msiof0_sync",
4379 	"msiof0_ss1",
4380 	"msiof0_ss2",
4381 	"msiof0_rx",
4382 	"msiof0_tx",
4383 	"msiof0_clk_b",
4384 	"msiof0_ss1_b",
4385 	"msiof0_ss2_b",
4386 	"msiof0_rx_b",
4387 	"msiof0_tx_b",
4388 };
4389 
4390 static const char * const msiof1_groups[] = {
4391 	"msiof1_clk",
4392 	"msiof1_sync",
4393 	"msiof1_ss1",
4394 	"msiof1_ss2",
4395 	"msiof1_rx",
4396 	"msiof1_tx",
4397 	"msiof1_clk_b",
4398 	"msiof1_ss1_b",
4399 	"msiof1_ss2_b",
4400 	"msiof1_rx_b",
4401 	"msiof1_tx_b",
4402 };
4403 
4404 static const char * const msiof2_groups[] = {
4405 	"msiof2_clk",
4406 	"msiof2_sync",
4407 	"msiof2_ss1",
4408 	"msiof2_ss2",
4409 	"msiof2_rx",
4410 	"msiof2_tx",
4411 };
4412 
4413 static const char * const msiof3_groups[] = {
4414 	"msiof3_clk",
4415 	"msiof3_sync",
4416 	"msiof3_ss1",
4417 	"msiof3_ss2",
4418 	"msiof3_rx",
4419 	"msiof3_tx",
4420 	"msiof3_clk_b",
4421 	"msiof3_sync_b",
4422 	"msiof3_rx_b",
4423 	"msiof3_tx_b",
4424 };
4425 
4426 static const char * const pwm0_groups[] = {
4427 	"pwm0",
4428 	"pwm0_b",
4429 };
4430 
4431 static const char * const pwm1_groups[] = {
4432 	"pwm1",
4433 	"pwm1_b",
4434 };
4435 
4436 static const char * const pwm2_groups[] = {
4437 	"pwm2",
4438 };
4439 
4440 static const char * const pwm3_groups[] = {
4441 	"pwm3",
4442 };
4443 
4444 static const char * const pwm4_groups[] = {
4445 	"pwm4",
4446 };
4447 
4448 static const char * const pwm5_groups[] = {
4449 	"pwm5",
4450 };
4451 
4452 static const char * const pwm6_groups[] = {
4453 	"pwm6",
4454 };
4455 
4456 static const char * const qspi_groups[] = {
4457 	"qspi_ctrl",
4458 	"qspi_data2",
4459 	"qspi_data4",
4460 };
4461 
4462 static const char * const scif0_groups[] = {
4463 	"scif0_data",
4464 	"scif0_clk",
4465 	"scif0_ctrl",
4466 	"scif0_data_b",
4467 };
4468 
4469 static const char * const scif1_groups[] = {
4470 	"scif1_data",
4471 	"scif1_clk",
4472 	"scif1_ctrl",
4473 	"scif1_data_b",
4474 	"scif1_data_c",
4475 	"scif1_data_d",
4476 	"scif1_clk_d",
4477 	"scif1_data_e",
4478 	"scif1_clk_e",
4479 };
4480 
4481 static const char * const scif2_groups[] = {
4482 	"scif2_data",
4483 	"scif2_clk",
4484 	"scif2_data_b",
4485 };
4486 
4487 static const char * const scifa0_groups[] = {
4488 	"scifa0_data",
4489 	"scifa0_clk",
4490 	"scifa0_ctrl",
4491 	"scifa0_data_b",
4492 	"scifa0_clk_b",
4493 	"scifa0_ctrl_b",
4494 };
4495 
4496 static const char * const scifa1_groups[] = {
4497 	"scifa1_data",
4498 	"scifa1_clk",
4499 	"scifa1_ctrl",
4500 	"scifa1_data_b",
4501 	"scifa1_clk_b",
4502 	"scifa1_ctrl_b",
4503 	"scifa1_data_c",
4504 	"scifa1_clk_c",
4505 	"scifa1_ctrl_c",
4506 	"scifa1_data_d",
4507 	"scifa1_clk_d",
4508 	"scifa1_ctrl_d",
4509 };
4510 
4511 static const char * const scifa2_groups[] = {
4512 	"scifa2_data",
4513 	"scifa2_clk",
4514 	"scifa2_ctrl",
4515 	"scifa2_data_b",
4516 	"scifa2_data_c",
4517 	"scifa2_clk_c",
4518 };
4519 
4520 static const char * const scifb0_groups[] = {
4521 	"scifb0_data",
4522 	"scifb0_clk",
4523 	"scifb0_ctrl",
4524 	"scifb0_data_b",
4525 	"scifb0_clk_b",
4526 	"scifb0_ctrl_b",
4527 	"scifb0_data_c",
4528 };
4529 
4530 static const char * const scifb1_groups[] = {
4531 	"scifb1_data",
4532 	"scifb1_clk",
4533 	"scifb1_ctrl",
4534 	"scifb1_data_b",
4535 	"scifb1_clk_b",
4536 	"scifb1_ctrl_b",
4537 	"scifb1_data_c",
4538 	"scifb1_data_d",
4539 	"scifb1_data_e",
4540 	"scifb1_clk_e",
4541 	"scifb1_data_f",
4542 	"scifb1_data_g",
4543 	"scifb1_clk_g",
4544 };
4545 
4546 static const char * const scifb2_groups[] = {
4547 	"scifb2_data",
4548 	"scifb2_clk",
4549 	"scifb2_ctrl",
4550 	"scifb2_data_b",
4551 	"scifb2_clk_b",
4552 	"scifb2_ctrl_b",
4553 	"scifb2_data_c",
4554 };
4555 
4556 static const char * const scif_clk_groups[] = {
4557 	"scif_clk",
4558 	"scif_clk_b",
4559 };
4560 
4561 static const char * const sdhi0_groups[] = {
4562 	"sdhi0_data1",
4563 	"sdhi0_data4",
4564 	"sdhi0_ctrl",
4565 	"sdhi0_cd",
4566 	"sdhi0_wp",
4567 };
4568 
4569 static const char * const sdhi1_groups[] = {
4570 	"sdhi1_data1",
4571 	"sdhi1_data4",
4572 	"sdhi1_ctrl",
4573 	"sdhi1_cd",
4574 	"sdhi1_wp",
4575 };
4576 
4577 static const char * const sdhi2_groups[] = {
4578 	"sdhi2_data1",
4579 	"sdhi2_data4",
4580 	"sdhi2_ctrl",
4581 	"sdhi2_cd",
4582 	"sdhi2_wp",
4583 };
4584 
4585 static const char * const sdhi3_groups[] = {
4586 	"sdhi3_data1",
4587 	"sdhi3_data4",
4588 	"sdhi3_ctrl",
4589 	"sdhi3_cd",
4590 	"sdhi3_wp",
4591 };
4592 
4593 static const char * const ssi_groups[] = {
4594 	"ssi0_data",
4595 	"ssi0129_ctrl",
4596 	"ssi1_data",
4597 	"ssi1_ctrl",
4598 	"ssi2_data",
4599 	"ssi2_ctrl",
4600 	"ssi3_data",
4601 	"ssi34_ctrl",
4602 	"ssi4_data",
4603 	"ssi4_ctrl",
4604 	"ssi5",
4605 	"ssi5_b",
4606 	"ssi5_c",
4607 	"ssi6",
4608 	"ssi6_b",
4609 	"ssi7_data",
4610 	"ssi7_b_data",
4611 	"ssi7_c_data",
4612 	"ssi78_ctrl",
4613 	"ssi78_b_ctrl",
4614 	"ssi78_c_ctrl",
4615 	"ssi8_data",
4616 	"ssi8_b_data",
4617 	"ssi8_c_data",
4618 	"ssi9_data",
4619 	"ssi9_ctrl",
4620 };
4621 
4622 static const char * const tpu0_groups[] = {
4623 	"tpu0_to0",
4624 	"tpu0_to1",
4625 	"tpu0_to2",
4626 	"tpu0_to3",
4627 };
4628 
4629 static const char * const usb0_groups[] = {
4630 	"usb0",
4631 	"usb0_ovc_vbus",
4632 };
4633 
4634 static const char * const usb1_groups[] = {
4635 	"usb1",
4636 };
4637 
4638 static const char * const usb2_groups[] = {
4639 	"usb2",
4640 };
4641 
4642 static const char * const vin0_groups[] = {
4643 	"vin0_data24",
4644 	"vin0_data20",
4645 	"vin0_data18",
4646 	"vin0_data16",
4647 	"vin0_data12",
4648 	"vin0_data10",
4649 	"vin0_data8",
4650 	"vin0_data4",
4651 	"vin0_sync",
4652 	"vin0_field",
4653 	"vin0_clkenb",
4654 	"vin0_clk",
4655 };
4656 
4657 static const char * const vin1_groups[] = {
4658 	"vin1_data24",
4659 	"vin1_data20",
4660 	"vin1_data18",
4661 	"vin1_data16",
4662 	"vin1_data12",
4663 	"vin1_data10",
4664 	"vin1_data8",
4665 	"vin1_data4",
4666 	"vin1_sync",
4667 	"vin1_field",
4668 	"vin1_clkenb",
4669 	"vin1_clk",
4670 };
4671 
4672 static const char * const vin2_groups[] = {
4673 	"vin2_data24",
4674 	"vin2_data18",
4675 	"vin2_data16",
4676 	"vin2_data8",
4677 	"vin2_data4",
4678 	"vin2_sync",
4679 	"vin2_field",
4680 	"vin2_clkenb",
4681 	"vin2_clk",
4682 };
4683 
4684 static const char * const vin3_groups[] = {
4685 	"vin3_data8",
4686 	"vin3_sync",
4687 	"vin3_field",
4688 	"vin3_clkenb",
4689 	"vin3_clk",
4690 };
4691 
4692 static const struct sh_pfc_function pinmux_functions[] = {
4693 	SH_PFC_FUNCTION(audio_clk),
4694 	SH_PFC_FUNCTION(avb),
4695 	SH_PFC_FUNCTION(du),
4696 	SH_PFC_FUNCTION(du0),
4697 	SH_PFC_FUNCTION(du1),
4698 	SH_PFC_FUNCTION(du2),
4699 	SH_PFC_FUNCTION(eth),
4700 	SH_PFC_FUNCTION(hscif0),
4701 	SH_PFC_FUNCTION(hscif1),
4702 	SH_PFC_FUNCTION(i2c0),
4703 	SH_PFC_FUNCTION(i2c1),
4704 	SH_PFC_FUNCTION(i2c2),
4705 	SH_PFC_FUNCTION(i2c3),
4706 	SH_PFC_FUNCTION(iic0),
4707 	SH_PFC_FUNCTION(iic1),
4708 	SH_PFC_FUNCTION(iic2),
4709 	SH_PFC_FUNCTION(iic3),
4710 	SH_PFC_FUNCTION(intc),
4711 	SH_PFC_FUNCTION(mlb),
4712 	SH_PFC_FUNCTION(mmc0),
4713 	SH_PFC_FUNCTION(mmc1),
4714 	SH_PFC_FUNCTION(msiof0),
4715 	SH_PFC_FUNCTION(msiof1),
4716 	SH_PFC_FUNCTION(msiof2),
4717 	SH_PFC_FUNCTION(msiof3),
4718 	SH_PFC_FUNCTION(pwm0),
4719 	SH_PFC_FUNCTION(pwm1),
4720 	SH_PFC_FUNCTION(pwm2),
4721 	SH_PFC_FUNCTION(pwm3),
4722 	SH_PFC_FUNCTION(pwm4),
4723 	SH_PFC_FUNCTION(pwm5),
4724 	SH_PFC_FUNCTION(pwm6),
4725 	SH_PFC_FUNCTION(qspi),
4726 	SH_PFC_FUNCTION(scif0),
4727 	SH_PFC_FUNCTION(scif1),
4728 	SH_PFC_FUNCTION(scif2),
4729 	SH_PFC_FUNCTION(scifa0),
4730 	SH_PFC_FUNCTION(scifa1),
4731 	SH_PFC_FUNCTION(scifa2),
4732 	SH_PFC_FUNCTION(scifb0),
4733 	SH_PFC_FUNCTION(scifb1),
4734 	SH_PFC_FUNCTION(scifb2),
4735 	SH_PFC_FUNCTION(scif_clk),
4736 	SH_PFC_FUNCTION(sdhi0),
4737 	SH_PFC_FUNCTION(sdhi1),
4738 	SH_PFC_FUNCTION(sdhi2),
4739 	SH_PFC_FUNCTION(sdhi3),
4740 	SH_PFC_FUNCTION(ssi),
4741 	SH_PFC_FUNCTION(tpu0),
4742 	SH_PFC_FUNCTION(usb0),
4743 	SH_PFC_FUNCTION(usb1),
4744 	SH_PFC_FUNCTION(usb2),
4745 	SH_PFC_FUNCTION(vin0),
4746 	SH_PFC_FUNCTION(vin1),
4747 	SH_PFC_FUNCTION(vin2),
4748 	SH_PFC_FUNCTION(vin3),
4749 };
4750 
4751 static const struct pinmux_cfg_reg pinmux_config_regs[] = {
4752 	{ PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1, GROUP(
4753 		GP_0_31_FN, FN_IP3_17_15,
4754 		GP_0_30_FN, FN_IP3_14_12,
4755 		GP_0_29_FN, FN_IP3_11_8,
4756 		GP_0_28_FN, FN_IP3_7_4,
4757 		GP_0_27_FN, FN_IP3_3_0,
4758 		GP_0_26_FN, FN_IP2_28_26,
4759 		GP_0_25_FN, FN_IP2_25_22,
4760 		GP_0_24_FN, FN_IP2_21_18,
4761 		GP_0_23_FN, FN_IP2_17_15,
4762 		GP_0_22_FN, FN_IP2_14_12,
4763 		GP_0_21_FN, FN_IP2_11_9,
4764 		GP_0_20_FN, FN_IP2_8_6,
4765 		GP_0_19_FN, FN_IP2_5_3,
4766 		GP_0_18_FN, FN_IP2_2_0,
4767 		GP_0_17_FN, FN_IP1_29_28,
4768 		GP_0_16_FN, FN_IP1_27_26,
4769 		GP_0_15_FN, FN_IP1_25_22,
4770 		GP_0_14_FN, FN_IP1_21_18,
4771 		GP_0_13_FN, FN_IP1_17_15,
4772 		GP_0_12_FN, FN_IP1_14_12,
4773 		GP_0_11_FN, FN_IP1_11_8,
4774 		GP_0_10_FN, FN_IP1_7_4,
4775 		GP_0_9_FN, FN_IP1_3_0,
4776 		GP_0_8_FN, FN_IP0_30_27,
4777 		GP_0_7_FN, FN_IP0_26_23,
4778 		GP_0_6_FN, FN_IP0_22_20,
4779 		GP_0_5_FN, FN_IP0_19_16,
4780 		GP_0_4_FN, FN_IP0_15_12,
4781 		GP_0_3_FN, FN_IP0_11_9,
4782 		GP_0_2_FN, FN_IP0_8_6,
4783 		GP_0_1_FN, FN_IP0_5_3,
4784 		GP_0_0_FN, FN_IP0_2_0 ))
4785 	},
4786 	{ PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1, GROUP(
4787 		0, 0,
4788 		0, 0,
4789 		GP_1_29_FN, FN_IP6_13_11,
4790 		GP_1_28_FN, FN_IP6_10_9,
4791 		GP_1_27_FN, FN_IP6_8_6,
4792 		GP_1_26_FN, FN_IP6_5_3,
4793 		GP_1_25_FN, FN_IP6_2_0,
4794 		GP_1_24_FN, FN_IP5_29_27,
4795 		GP_1_23_FN, FN_IP5_26_24,
4796 		GP_1_22_FN, FN_IP5_23_21,
4797 		GP_1_21_FN, FN_IP5_20_18,
4798 		GP_1_20_FN, FN_IP5_17_15,
4799 		GP_1_19_FN, FN_IP5_14_13,
4800 		GP_1_18_FN, FN_IP5_12_10,
4801 		GP_1_17_FN, FN_IP5_9_6,
4802 		GP_1_16_FN, FN_IP5_5_3,
4803 		GP_1_15_FN, FN_IP5_2_0,
4804 		GP_1_14_FN, FN_IP4_29_27,
4805 		GP_1_13_FN, FN_IP4_26_24,
4806 		GP_1_12_FN, FN_IP4_23_21,
4807 		GP_1_11_FN, FN_IP4_20_18,
4808 		GP_1_10_FN, FN_IP4_17_15,
4809 		GP_1_9_FN, FN_IP4_14_12,
4810 		GP_1_8_FN, FN_IP4_11_9,
4811 		GP_1_7_FN, FN_IP4_8_6,
4812 		GP_1_6_FN, FN_IP4_5_3,
4813 		GP_1_5_FN, FN_IP4_2_0,
4814 		GP_1_4_FN, FN_IP3_31_29,
4815 		GP_1_3_FN, FN_IP3_28_26,
4816 		GP_1_2_FN, FN_IP3_25_23,
4817 		GP_1_1_FN, FN_IP3_22_20,
4818 		GP_1_0_FN, FN_IP3_19_18, ))
4819 	},
4820 	{ PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
4821 		0, 0,
4822 		0, 0,
4823 		GP_2_29_FN, FN_IP7_15_13,
4824 		GP_2_28_FN, FN_IP7_12_10,
4825 		GP_2_27_FN, FN_IP7_9_8,
4826 		GP_2_26_FN, FN_IP7_7_6,
4827 		GP_2_25_FN, FN_IP7_5_3,
4828 		GP_2_24_FN, FN_IP7_2_0,
4829 		GP_2_23_FN, FN_IP6_31_29,
4830 		GP_2_22_FN, FN_IP6_28_26,
4831 		GP_2_21_FN, FN_IP6_25_23,
4832 		GP_2_20_FN, FN_IP6_22_20,
4833 		GP_2_19_FN, FN_IP6_19_17,
4834 		GP_2_18_FN, FN_IP6_16_14,
4835 		GP_2_17_FN, FN_VI1_DATA7_VI1_B7,
4836 		GP_2_16_FN, FN_IP8_27,
4837 		GP_2_15_FN, FN_IP8_26,
4838 		GP_2_14_FN, FN_IP8_25_24,
4839 		GP_2_13_FN, FN_IP8_23_22,
4840 		GP_2_12_FN, FN_IP8_21_20,
4841 		GP_2_11_FN, FN_IP8_19_18,
4842 		GP_2_10_FN, FN_IP8_17_16,
4843 		GP_2_9_FN, FN_IP8_15_14,
4844 		GP_2_8_FN, FN_IP8_13_12,
4845 		GP_2_7_FN, FN_IP8_11_10,
4846 		GP_2_6_FN, FN_IP8_9_8,
4847 		GP_2_5_FN, FN_IP8_7_6,
4848 		GP_2_4_FN, FN_IP8_5_4,
4849 		GP_2_3_FN, FN_IP8_3_2,
4850 		GP_2_2_FN, FN_IP8_1_0,
4851 		GP_2_1_FN, FN_IP7_30_29,
4852 		GP_2_0_FN, FN_IP7_28_27 ))
4853 	},
4854 	{ PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1, GROUP(
4855 		GP_3_31_FN, FN_IP11_21_18,
4856 		GP_3_30_FN, FN_IP11_17_15,
4857 		GP_3_29_FN, FN_IP11_14_13,
4858 		GP_3_28_FN, FN_IP11_12_11,
4859 		GP_3_27_FN, FN_IP11_10_9,
4860 		GP_3_26_FN, FN_IP11_8_7,
4861 		GP_3_25_FN, FN_IP11_6_5,
4862 		GP_3_24_FN, FN_IP11_4,
4863 		GP_3_23_FN, FN_IP11_3_0,
4864 		GP_3_22_FN, FN_IP10_29_26,
4865 		GP_3_21_FN, FN_IP10_25_23,
4866 		GP_3_20_FN, FN_IP10_22_19,
4867 		GP_3_19_FN, FN_IP10_18_15,
4868 		GP_3_18_FN, FN_IP10_14_11,
4869 		GP_3_17_FN, FN_IP10_10_7,
4870 		GP_3_16_FN, FN_IP10_6_4,
4871 		GP_3_15_FN, FN_IP10_3_0,
4872 		GP_3_14_FN, FN_IP9_31_28,
4873 		GP_3_13_FN, FN_IP9_27_26,
4874 		GP_3_12_FN, FN_IP9_25_24,
4875 		GP_3_11_FN, FN_IP9_23_22,
4876 		GP_3_10_FN, FN_IP9_21_20,
4877 		GP_3_9_FN, FN_IP9_19_18,
4878 		GP_3_8_FN, FN_IP9_17_16,
4879 		GP_3_7_FN, FN_IP9_15_12,
4880 		GP_3_6_FN, FN_IP9_11_8,
4881 		GP_3_5_FN, FN_IP9_7_6,
4882 		GP_3_4_FN, FN_IP9_5_4,
4883 		GP_3_3_FN, FN_IP9_3_2,
4884 		GP_3_2_FN, FN_IP9_1_0,
4885 		GP_3_1_FN, FN_IP8_30_29,
4886 		GP_3_0_FN, FN_IP8_28 ))
4887 	},
4888 	{ PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1, GROUP(
4889 		GP_4_31_FN, FN_IP14_18_16,
4890 		GP_4_30_FN, FN_IP14_15_12,
4891 		GP_4_29_FN, FN_IP14_11_9,
4892 		GP_4_28_FN, FN_IP14_8_6,
4893 		GP_4_27_FN, FN_IP14_5_3,
4894 		GP_4_26_FN, FN_IP14_2_0,
4895 		GP_4_25_FN, FN_IP13_30_29,
4896 		GP_4_24_FN, FN_IP13_28_26,
4897 		GP_4_23_FN, FN_IP13_25_23,
4898 		GP_4_22_FN, FN_IP13_22_19,
4899 		GP_4_21_FN, FN_IP13_18_16,
4900 		GP_4_20_FN, FN_IP13_15_13,
4901 		GP_4_19_FN, FN_IP13_12_10,
4902 		GP_4_18_FN, FN_IP13_9_7,
4903 		GP_4_17_FN, FN_IP13_6_3,
4904 		GP_4_16_FN, FN_IP13_2_0,
4905 		GP_4_15_FN, FN_IP12_30_28,
4906 		GP_4_14_FN, FN_IP12_27_25,
4907 		GP_4_13_FN, FN_IP12_24_23,
4908 		GP_4_12_FN, FN_IP12_22_20,
4909 		GP_4_11_FN, FN_IP12_19_17,
4910 		GP_4_10_FN, FN_IP12_16_14,
4911 		GP_4_9_FN, FN_IP12_13_11,
4912 		GP_4_8_FN, FN_IP12_10_8,
4913 		GP_4_7_FN, FN_IP12_7_6,
4914 		GP_4_6_FN, FN_IP12_5_4,
4915 		GP_4_5_FN, FN_IP12_3_2,
4916 		GP_4_4_FN, FN_IP12_1_0,
4917 		GP_4_3_FN, FN_IP11_31_30,
4918 		GP_4_2_FN, FN_IP11_29_27,
4919 		GP_4_1_FN, FN_IP11_26_24,
4920 		GP_4_0_FN, FN_IP11_23_22 ))
4921 	},
4922 	{ PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1, GROUP(
4923 		GP_5_31_FN, FN_IP7_24_22,
4924 		GP_5_30_FN, FN_IP7_21_19,
4925 		GP_5_29_FN, FN_IP7_18_16,
4926 		GP_5_28_FN, FN_DU_DOTCLKIN2,
4927 		GP_5_27_FN, FN_IP7_26_25,
4928 		GP_5_26_FN, FN_DU_DOTCLKIN0,
4929 		GP_5_25_FN, FN_AVS2,
4930 		GP_5_24_FN, FN_AVS1,
4931 		GP_5_23_FN, FN_USB2_OVC,
4932 		GP_5_22_FN, FN_USB2_PWEN,
4933 		GP_5_21_FN, FN_IP16_7,
4934 		GP_5_20_FN, FN_IP16_6,
4935 		GP_5_19_FN, FN_USB0_OVC_VBUS,
4936 		GP_5_18_FN, FN_USB0_PWEN,
4937 		GP_5_17_FN, FN_IP16_5_3,
4938 		GP_5_16_FN, FN_IP16_2_0,
4939 		GP_5_15_FN, FN_IP15_29_28,
4940 		GP_5_14_FN, FN_IP15_27_26,
4941 		GP_5_13_FN, FN_IP15_25_23,
4942 		GP_5_12_FN, FN_IP15_22_20,
4943 		GP_5_11_FN, FN_IP15_19_18,
4944 		GP_5_10_FN, FN_IP15_17_16,
4945 		GP_5_9_FN, FN_IP15_15_14,
4946 		GP_5_8_FN, FN_IP15_13_12,
4947 		GP_5_7_FN, FN_IP15_11_9,
4948 		GP_5_6_FN, FN_IP15_8_6,
4949 		GP_5_5_FN, FN_IP15_5_3,
4950 		GP_5_4_FN, FN_IP15_2_0,
4951 		GP_5_3_FN, FN_IP14_30_28,
4952 		GP_5_2_FN, FN_IP14_27_25,
4953 		GP_5_1_FN, FN_IP14_24_22,
4954 		GP_5_0_FN, FN_IP14_21_19 ))
4955 	},
4956 	{ PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
4957 			     GROUP(1, 4, 4, 3, 4, 4, 3, 3, 3, 3),
4958 			     GROUP(
4959 		/* IP0_31 [1] */
4960 		0, 0,
4961 		/* IP0_30_27 [4] */
4962 		FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0, 0,
4963 		FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
4964 		0, 0, 0, 0, 0, 0, 0, 0, 0,
4965 		/* IP0_26_23 [4] */
4966 		FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
4967 		FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C,
4968 		FN_TCLK1, 0, 0, 0, 0, 0, 0, 0, 0,
4969 		/* IP0_22_20 [3] */
4970 		FN_D6, FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
4971 		FN_I2C2_SCL_C, 0, 0,
4972 		/* IP0_19_16 [4] */
4973 		FN_D5, FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
4974 		FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B,
4975 		0, 0, 0, 0, 0, 0, 0, 0, 0,
4976 		/* IP0_15_12 [4] */
4977 		FN_D4, FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
4978 		FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B,
4979 		0, 0, 0, 0, 0, 0, 0, 0, 0,
4980 		/* IP0_11_9 [3] */
4981 		FN_D3, FN_MSIOF3_TXD_B,	FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B,
4982 		0, 0, 0,
4983 		/* IP0_8_6 [3] */
4984 		FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2, FN_VI0_G6, FN_VI0_G6_B,
4985 		0, 0, 0,
4986 		/* IP0_5_3 [3] */
4987 		FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5, FN_VI0_G5_B,
4988 		0, 0, 0,
4989 		/* IP0_2_0 [3] */
4990 		FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
4991 		0, 0, 0, ))
4992 	},
4993 	{ PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
4994 			     GROUP(2, 2, 2, 4, 4, 3, 3, 4, 4, 4),
4995 			     GROUP(
4996 		/* IP1_31_30 [2] */
4997 		0, 0, 0, 0,
4998 		/* IP1_29_28 [2] */
4999 		FN_A1, FN_PWM4, 0, 0,
5000 		/* IP1_27_26 [2] */
5001 		FN_A0, FN_PWM3, 0, 0,
5002 		/* IP1_25_22 [4] */
5003 		FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
5004 		FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
5005 		0, 0, 0, 0, 0, 0, 0, 0, 0,
5006 		/* IP1_21_18 [4] */
5007 		FN_D14,	FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
5008 		FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
5009 		0, 0, 0, 0, 0, 0, 0, 0, 0,
5010 		/* IP1_17_15 [3] */
5011 		FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
5012 		FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5,
5013 		0, 0, 0,
5014 		/* IP1_14_12 [3] */
5015 		FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
5016 		FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
5017 		0, 0,
5018 		/* IP1_11_8 [4] */
5019 		FN_D11, FN_SCIFA1_CTS_N_C, FN_AVB_TXD3, 0,
5020 		FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
5021 		0, 0, 0, 0, 0, 0, 0, 0, 0,
5022 		/* IP1_7_4 [4] */
5023 		FN_D10, FN_SCIFA1_TXD_C, FN_AVB_TXD2, 0,
5024 		FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2,
5025 		0, 0, 0, 0, 0, 0, 0, 0, 0,
5026 		/* IP1_3_0 [4] */
5027 		FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1, 0,
5028 		FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1,
5029 		0, 0, 0, 0, 0, 0, 0, 0, 0, ))
5030 	},
5031 	{ PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
5032 			     GROUP(3, 3, 4, 4, 3, 3, 3, 3, 3, 3),
5033 			     GROUP(
5034 		/* IP2_31_29 [3] */
5035 		0, 0, 0, 0, 0, 0, 0, 0,
5036 		/* IP2_28_26 [3] */
5037 		FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
5038 		FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B, 0, 0,
5039 		/* IP2_25_22 [4] */
5040 		FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
5041 		FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
5042 		0, 0, 0, 0, 0, 0, 0, 0,
5043 		/* IP2_21_18 [4] */
5044 		FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
5045 		FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
5046 		0, 0, 0, 0, 0, 0, 0, 0,
5047 		/* IP2_17_15 [3] */
5048 		FN_A7, FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
5049 		0, 0, 0, 0,
5050 		/* IP2_14_12 [3] */
5051 		FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, 0, 0, 0, 0, 0,
5052 		/* IP2_11_9 [3] */
5053 		FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1, 0, 0, 0, 0, 0,
5054 		/* IP2_8_6 [3] */
5055 		FN_A4, FN_MSIOF1_TXD_B,	FN_TPU0TO0, 0, 0, 0, 0, 0,
5056 		/* IP2_5_3 [3] */
5057 		FN_A3, FN_PWM6, FN_MSIOF1_SS2_B, 0, 0, 0, 0, 0,
5058 		/* IP2_2_0 [3] */
5059 		FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, 0, 0, 0, 0, 0,	))
5060 	},
5061 	{ PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
5062 			     GROUP(3, 3, 3, 3, 2, 3, 3, 4, 4, 4),
5063 			     GROUP(
5064 		/* IP3_31_29 [3] */
5065 		FN_A20, FN_SPCLK, FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
5066 		0, 0, 0,
5067 		/* IP3_28_26 [3] */
5068 		FN_A19, FN_AD_NCS_N_B, FN_ATACS01_N, FN_EX_WAIT0_B,
5069 		0, 0, 0, 0,
5070 		/* IP3_25_23 [3] */
5071 		FN_A18, FN_AD_CLK_B, FN_ATAG1_N, 0, 0, 0, 0, 0,
5072 		/* IP3_22_20 [3] */
5073 		FN_A17, FN_AD_DO_B, FN_ATADIR1_N, 0, 0, 0, 0, 0,
5074 		/* IP3_19_18 [2] */
5075 		FN_A16, FN_ATAWR1_N, 0, 0,
5076 		/* IP3_17_15 [3] */
5077 		FN_A15, FN_SCIFB2_SCK_B, FN_ATARD1_N, FN_MSIOF2_SS2,
5078 		0, 0, 0, 0,
5079 		/* IP3_14_12 [3] */
5080 		FN_A14, FN_SCIFB2_TXD_B, FN_ATACS11_N, FN_MSIOF2_SS1,
5081 		0, 0, 0, 0,
5082 		/* IP3_11_8 [4] */
5083 		FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
5084 		FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
5085 		FN_VI2_DATA5_VI2_B5_B, 0, 0, 0, 0, 0, 0, 0, 0,
5086 		/* IP3_7_4 [4] */
5087 		FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
5088 		FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
5089 		0, 0, 0, 0, 0, 0, 0, 0, 0,
5090 		/* IP3_3_0 [4] */
5091 		FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
5092 		FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B, 0,
5093 		0, 0, 0, 0, 0, 0, 0, 0, ))
5094 	},
5095 	{ PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
5096 			     GROUP(2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3),
5097 			     GROUP(
5098 		/* IP4_31_30 [2] */
5099 		0, 0, 0, 0,
5100 		/* IP4_29_27 [3] */
5101 		FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
5102 		FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2, 0,
5103 		/* IP4_26_24 [3] */
5104 		FN_EX_CS1_N, FN_GPS_CLK, FN_HCTS1_N_B, FN_VI1_FIELD,
5105 		FN_VI1_FIELD_B, FN_VI2_R1, 0, 0,
5106 		/* IP4_23_21 [3] */
5107 		FN_EX_CS0_N, FN_HRX1_B, FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0,
5108 		FN_HTX0_B, FN_MSIOF0_SS1_B, 0,
5109 		/* IP4_20_18 [3] */
5110 		FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
5111 		FN_VI2_CLK, FN_VI2_CLK_B, 0, 0,
5112 		/* IP4_17_15 [3] */
5113 		FN_CS0_N, FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
5114 		0, 0, 0,
5115 		/* IP4_14_12 [3] */
5116 		FN_A25, FN_SSL, FN_VI1_G6, FN_VI1_G6_B, FN_VI2_FIELD,
5117 		FN_VI2_FIELD_B, 0, 0,
5118 		/* IP4_11_9 [3] */
5119 		FN_A24, FN_IO3, FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
5120 		FN_VI2_CLKENB_B, 0, 0,
5121 		/* IP4_8_6 [3] */
5122 		FN_A23, FN_IO2, FN_VI1_G7, FN_VI1_G7_B, FN_VI2_G7, 0, 0, 0,
5123 		/* IP4_5_3 [3] */
5124 		FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B, FN_VI2_G6, 0, 0, 0,
5125 		/* IP4_2_0 [3] */
5126 		FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5, 0, 0, 0,
5127 		))
5128 	},
5129 	{ PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
5130 			     GROUP(2, 3, 3, 3, 3, 3, 2, 3, 4, 3, 3),
5131 			     GROUP(
5132 		/* IP5_31_30 [2] */
5133 		0, 0, 0, 0,
5134 		/* IP5_29_27 [3] */
5135 		FN_DREQ0_N, FN_VI1_HSYNC_N, FN_VI1_HSYNC_N_B, FN_VI2_R7,
5136 		FN_SSI_SCK78_C, FN_SSI_WS78_B, 0, 0,
5137 		/* IP5_26_24 [3] */
5138 		FN_EX_WAIT0, FN_IRQ3, FN_INTC_IRQ3_N,
5139 		FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
5140 		FN_MSIOF0_SCK_B, 0,
5141 		/* IP5_23_21 [3] */
5142 		FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
5143 		FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B, FN_IERX_C,
5144 		/* IP5_20_18 [3] */
5145 		FN_WE0_N, FN_IECLK, FN_CAN_CLK,
5146 		FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B, 0, 0,
5147 		/* IP5_17_15 [3] */
5148 		FN_RD_WR_N, FN_VI1_G3, FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
5149 		FN_INTC_IRQ4_N, 0, 0,
5150 		/* IP5_14_13 [2] */
5151 		FN_RD_N, FN_CAN0_TX, FN_SCIFA0_SCK_B, 0,
5152 		/* IP5_12_10 [3] */
5153 		FN_BS_N, FN_IETX, FN_HTX1_B, FN_CAN1_TX, FN_DRACK0, FN_IETX_C,
5154 		0, 0,
5155 		/* IP5_9_6 [4] */
5156 		FN_EX_CS5_N, FN_CAN0_RX, FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N,
5157 		FN_VI1_G2, FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
5158 		FN_I2C1_SDA, 0, 0, 0, 0, 0, 0,
5159 		/* IP5_5_3 [3] */
5160 		FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
5161 		FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
5162 		FN_INTC_EN0_N, FN_I2C1_SCL,
5163 		/* IP5_2_0 [3] */
5164 		FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
5165 		FN_VI2_R3, 0, 0, ))
5166 	},
5167 	{ PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
5168 			     GROUP(3, 3, 3, 3, 3, 3, 3, 2, 3, 3, 3),
5169 			     GROUP(
5170 		/* IP6_31_29 [3] */
5171 		FN_ETH_REF_CLK, 0, FN_HCTS0_N_E,
5172 		FN_STP_IVCXO27_1_B, FN_HRX0_F, 0, 0, 0,
5173 		/* IP6_28_26 [3] */
5174 		FN_ETH_LINK, 0, FN_HTX0_E,
5175 		FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E, 0, 0,
5176 		/* IP6_25_23 [3] */
5177 		FN_ETH_RXD1, 0, FN_HRX0_E, FN_STP_ISSYNC_0_B,
5178 		FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G, FN_RX1_E,
5179 		/* IP6_22_20 [3] */
5180 		FN_ETH_RXD0, 0, FN_STP_ISEN_0_B, FN_TS_SDAT0_D,
5181 		FN_GLO_I0_C, FN_SCIFB1_SCK_G, FN_SCK1_E, 0,
5182 		/* IP6_19_17 [3] */
5183 		FN_ETH_RX_ER, 0, FN_STP_ISD_0_B,
5184 		FN_TS_SPSYNC0_D, FN_GLO_Q1_C, FN_IIC2_SDA_E, FN_I2C2_SDA_E, 0,
5185 		/* IP6_16_14 [3] */
5186 		FN_ETH_CRS_DV, 0, FN_STP_ISCLK_0_B,
5187 		FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
5188 		FN_I2C2_SCL_E, 0,
5189 		/* IP6_13_11 [3] */
5190 		FN_DACK2, FN_IRQ2, FN_INTC_IRQ2_N,
5191 		FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B, 0, 0,
5192 		/* IP6_10_9 [2] */
5193 		FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B, FN_MSIOF0_TXD_B,
5194 		/* IP6_8_6 [3] */
5195 		FN_DACK1, FN_IRQ1, FN_INTC_IRQ1_N, FN_SSI_WS6_B,
5196 		FN_SSI_SDATA8_C, 0, 0, 0,
5197 		/* IP6_5_3 [3] */
5198 		FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
5199 		FN_SSI_SDATA7_C, FN_SSI_SCK78_B, 0, 0, 0,
5200 		/* IP6_2_0 [3] */
5201 		FN_DACK0, FN_IRQ0, FN_INTC_IRQ0_N, FN_SSI_SCK6_B,
5202 		FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C, 0, ))
5203 	},
5204 	{ PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
5205 			     GROUP(1, 2, 2, 2, 3, 3, 3, 3, 3, 2, 2, 3, 3),
5206 			     GROUP(
5207 		/* IP7_31 [1] */
5208 		0, 0,
5209 		/* IP7_30_29 [2] */
5210 		FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2, 0,
5211 		/* IP7_28_27 [2] */
5212 		FN_VI0_CLK, FN_ATACS00_N, FN_AVB_RXD1, 0,
5213 		/* IP7_26_25 [2] */
5214 		FN_DU_DOTCLKIN1, FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, 0,
5215 		/* IP7_24_22 [3] */
5216 		FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C, FN_PCMWE_N, FN_IECLK_C,
5217 		0, 0, 0,
5218 		/* IP7_21_19 [3] */
5219 		FN_PWM1, FN_SCIFA2_TXD_C, FN_STP_ISSYNC_1_B, FN_TS_SCK1_C,
5220 		FN_GLO_RFON_C, FN_PCMOE_N, 0, 0,
5221 		/* IP7_18_16 [3] */
5222 		FN_PWM0, FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
5223 		FN_GLO_SS_C, 0, 0, 0,
5224 		/* IP7_15_13 [3] */
5225 		FN_ETH_MDC, 0, FN_STP_ISD_1_B,
5226 		FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, 0, 0, 0,
5227 		/* IP7_12_10 [3] */
5228 		FN_ETH_TXD0, 0, FN_STP_ISCLK_1_B, FN_TS_SDEN1_C,
5229 		FN_GLO_SCLK_C, 0, 0, 0,
5230 		/* IP7_9_8 [2] */
5231 		FN_ETH_MAGIC, 0, FN_SIM0_RST_C, 0,
5232 		/* IP7_7_6 [2] */
5233 		FN_ETH_TX_EN, 0, FN_SIM0_CLK_C, FN_HRTS0_N_F,
5234 		/* IP7_5_3 [3] */
5235 		FN_ETH_TXD1, 0, FN_HTX0_F, FN_BPFCLK_G, 0, 0, 0, 0,
5236 		/* IP7_2_0 [3] */
5237 		FN_ETH_MDIO, 0, FN_HRTS0_N_E,
5238 		FN_SIM0_D_C, FN_HCTS0_N_F, 0, 0, 0, ))
5239 	},
5240 	{ PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
5241 			     GROUP(1, 2, 1, 1, 1, 2, 2, 2, 2, 2, 2, 2,
5242 				   2, 2, 2, 2, 2, 2),
5243 			     GROUP(
5244 		/* IP8_31 [1] */
5245 		0, 0,
5246 		/* IP8_30_29 [2] */
5247 		FN_SD0_CMD, FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B, 0,
5248 		/* IP8_28 [1] */
5249 		FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B,
5250 		/* IP8_27 [1] */
5251 		FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
5252 		/* IP8_26 [1] */
5253 		FN_VI1_DATA5_VI1_B5, FN_AVB_PHY_INT,
5254 		/* IP8_25_24 [2] */
5255 		FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
5256 		FN_AVB_MAGIC, 0,
5257 		/* IP8_23_22 [2] */
5258 		FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D, FN_AVB_GTX_CLK, 0,
5259 		/* IP8_21_20 [2] */
5260 		FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO, 0,
5261 		/* IP8_19_18 [2] */
5262 		FN_VI1_DATA1_VI1_B1, FN_SCIFA1_RXD_D, FN_AVB_MDC, 0,
5263 		/* IP8_17_16 [2] */
5264 		FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D, FN_AVB_CRS, 0,
5265 		/* IP8_15_14 [2] */
5266 		FN_VI1_CLK, FN_AVB_RX_DV, 0, 0,
5267 		/* IP8_13_12 [2] */
5268 		FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK, 0, 0,
5269 		/* IP8_11_10 [2] */
5270 		FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER, 0, 0,
5271 		/* IP8_9_8 [2] */
5272 		FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1, FN_AVB_RXD7, 0,
5273 		/* IP8_7_6 [2] */
5274 		FN_VI0_DATA4_VI0_B4, FN_ATAG0_N, FN_AVB_RXD6, 0,
5275 		/* IP8_5_4 [2] */
5276 		FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N, FN_AVB_RXD5, 0,
5277 		/* IP8_3_2 [2] */
5278 		FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N, FN_AVB_RXD4, 0,
5279 		/* IP8_1_0 [2] */
5280 		FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3, 0, ))
5281 	},
5282 	{ PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
5283 			     GROUP(4, 2, 2, 2, 2, 2, 2, 4, 4, 2, 2, 2, 2),
5284 			     GROUP(
5285 		/* IP9_31_28 [4] */
5286 		FN_SD1_CD, FN_MMC1_D6, FN_TS_SDEN1, FN_USB1_EXTP,
5287 		FN_GLO_SS, FN_VI0_CLK_B, FN_IIC2_SCL_D, FN_I2C2_SCL_D,
5288 		FN_SIM0_CLK_B, FN_VI3_CLK_B, 0, 0, 0, 0, 0, 0,
5289 		/* IP9_27_26 [2] */
5290 		FN_SD1_DAT3, FN_AVB_RXD0, 0, FN_SCIFB0_RTS_N_B,
5291 		/* IP9_25_24 [2] */
5292 		FN_SD1_DAT2, FN_AVB_COL, 0, FN_SCIFB0_CTS_N_B,
5293 		/* IP9_23_22 [2] */
5294 		FN_SD1_DAT1, FN_AVB_LINK, 0, FN_SCIFB0_TXD_B,
5295 		/* IP9_21_20 [2] */
5296 		FN_SD1_DAT0, FN_AVB_TX_CLK, 0, FN_SCIFB0_RXD_B,
5297 		/* IP9_19_18 [2] */
5298 		FN_SD1_CMD, FN_AVB_TX_ER, 0, FN_SCIFB0_SCK_B,
5299 		/* IP9_17_16 [2] */
5300 		FN_SD1_CLK, FN_AVB_TX_EN, 0, 0,
5301 		/* IP9_15_12 [4] */
5302 		FN_SD0_WP, FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
5303 		FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
5304 		FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, 0, 0, 0, 0, 0, 0, 0,
5305 		/* IP9_11_8 [4] */
5306 		FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
5307 		FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
5308 		FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, 0, 0, 0, 0, 0, 0, 0,
5309 		/* IP9_7_6 [2] */
5310 		FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B, 0,
5311 		/* IP9_5_4 [2] */
5312 		FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B, 0,
5313 		/* IP9_3_2 [2] */
5314 		FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B, 0,
5315 		/* IP9_1_0 [2] */
5316 		FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B, 0, ))
5317 	},
5318 	{ PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
5319 			     GROUP(2, 4, 3, 4, 4, 4, 4, 3, 4),
5320 			     GROUP(
5321 		/* IP10_31_30 [2] */
5322 		0, 0, 0, 0,
5323 		/* IP10_29_26 [4] */
5324 		FN_SD2_CD, FN_MMC0_D4, FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
5325 		FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
5326 		FN_GLO_I0_B, FN_VI3_DATA6_B, 0, 0, 0, 0, 0, 0,
5327 		/* IP10_25_23 [3] */
5328 		FN_SD2_DAT3, FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
5329 		FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B, FN_VI3_DATA5_B,
5330 		/* IP10_22_19 [4] */
5331 		FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B, 0,
5332 		FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
5333 		FN_GLO_Q0_B, FN_VI3_DATA4_B, 0, 0, 0, 0, 0, 0, 0,
5334 		/* IP10_18_15 [4] */
5335 		FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B, 0,
5336 		FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
5337 		FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
5338 		0, 0, 0, 0, 0, 0,
5339 		/* IP10_14_11 [4] */
5340 		FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
5341 		FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
5342 		FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
5343 		0, 0, 0, 0, 0, 0, 0,
5344 		/* IP10_10_7 [4] */
5345 		FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
5346 		FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
5347 		FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
5348 		0, 0, 0, 0, 0, 0, 0,
5349 		/* IP10_6_4 [3] */
5350 		FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
5351 		FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
5352 		FN_VI3_DATA0_B, 0,
5353 		/* IP10_3_0 [4] */
5354 		FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
5355 		FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
5356 		FN_SIM0_D_B, 0, 0, 0, 0, 0, 0, 0, ))
5357 	},
5358 	{ PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
5359 			     GROUP(2, 3, 3, 2, 4, 3, 2, 2, 2, 2, 2, 1, 4),
5360 			     GROUP(
5361 		/* IP11_31_30 [2] */
5362 		FN_SSI_SCK0129, FN_CAN_CLK_B, FN_MOUT0, 0,
5363 		/* IP11_29_27 [3] */
5364 		FN_MLB_DAT, 0, FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
5365 		0, 0, 0,
5366 		/* IP11_26_24 [3] */
5367 		FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B, FN_I2C2_SDA_B,
5368 		0, 0, 0,
5369 		/* IP11_23_22 [2] */
5370 		FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B, 0,
5371 		/* IP11_21_18 [4] */
5372 		FN_SD3_WP, FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
5373 		0, FN_FMIN_E, 0, FN_FMIN_F, 0, 0, 0, 0, 0, 0, 0,
5374 		/* IP11_17_15 [3] */
5375 		FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
5376 		FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, 0, 0,
5377 		/* IP11_14_13 [2] */
5378 		FN_SD3_DAT3, FN_MMC1_D3, FN_SCKZ, 0,
5379 		/* IP11_12_11 [2] */
5380 		FN_SD3_DAT2, FN_MMC1_D2, FN_SDATA, 0,
5381 		/* IP11_10_9 [2] */
5382 		FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, 0,
5383 		/* IP11_8_7 [2] */
5384 		FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N, 0,
5385 		/* IP11_6_5 [2] */
5386 		FN_SD3_CMD, FN_MMC1_CMD, FN_MTS_N, 0,
5387 		/* IP11_4 [1] */
5388 		FN_SD3_CLK, FN_MMC1_CLK,
5389 		/* IP11_3_0 [4] */
5390 		FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
5391 		FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
5392 		FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B, 0, 0, 0, 0, 0, 0, ))
5393 	},
5394 	{ PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
5395 			     GROUP(1, 3, 3, 2, 3, 3, 3, 3, 3, 2, 2, 2, 2),
5396 			     GROUP(
5397 		/* IP12_31 [1] */
5398 		0, 0,
5399 		/* IP12_30_28 [3] */
5400 		FN_SSI_WS5, FN_SCIFB1_RXD, FN_IECLK_B,
5401 		FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
5402 		FN_CAN_DEBUGOUT4, 0, 0,
5403 		/* IP12_27_25 [3] */
5404 		FN_SSI_SCK5, FN_SCIFB1_SCK,
5405 		FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
5406 		FN_CAN_DEBUGOUT3, 0, 0,
5407 		/* IP12_24_23 [2] */
5408 		FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
5409 		FN_CAN_DEBUGOUT2,
5410 		/* IP12_22_20 [3] */
5411 		FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
5412 		FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1, 0, 0,
5413 		/* IP12_19_17 [3] */
5414 		FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
5415 		FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0, 0, 0,
5416 		/* IP12_16_14 [3] */
5417 		FN_SSI_SDATA3, FN_STP_ISCLK_0,
5418 		FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK, 0, 0, 0,
5419 		/* IP12_13_11 [3] */
5420 		FN_SSI_WS34, FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
5421 		FN_CAN_STEP0, 0, 0, 0,
5422 		/* IP12_10_8 [3] */
5423 		FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
5424 		FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, 0, 0, 0,
5425 		/* IP12_7_6 [2] */
5426 		FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
5427 		/* IP12_5_4 [2] */
5428 		FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5, 0,
5429 		/* IP12_3_2 [2] */
5430 		FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2, 0,
5431 		/* IP12_1_0 [2] */
5432 		FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1, 0, ))
5433 	},
5434 	{ PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
5435 			     GROUP(1, 2, 3, 3, 4, 3, 3, 3, 3, 4, 3),
5436 			     GROUP(
5437 		/* IP13_31 [1] */
5438 		0, 0,
5439 		/* IP13_30_29 [2] */
5440 		FN_AUDIO_CLKA, FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14, 0,
5441 		/* IP13_28_26 [3] */
5442 		FN_SSI_SDATA9, FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
5443 		FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, 0, 0,
5444 		/* IP13_25_23 [3] */
5445 		FN_SSI_SDATA8, FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
5446 		FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, 0, 0,
5447 		/* IP13_22_19 [4] */
5448 		FN_SSI_SDATA7, FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
5449 		FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11, FN_BPFCLK_E,
5450 		0, FN_SSI_SDATA7_B, FN_FMIN_G, 0, 0, 0, 0, 0,
5451 		/* IP13_18_16 [3] */
5452 		FN_SSI_WS78, FN_STP_ISCLK_1, FN_SCIFB2_SCK, FN_SCIFA2_CTS_N,
5453 		FN_DU2_DR7, FN_LCDOUT7, FN_CAN_DEBUGOUT10, 0,
5454 		/* IP13_15_13 [3] */
5455 		FN_SSI_SCK78, FN_STP_IVCXO27_1, FN_SCK1, FN_SCIFA1_SCK,
5456 		FN_DU2_DR6, FN_LCDOUT6, FN_CAN_DEBUGOUT9, 0,
5457 		/* IP13_12_10 [3] */
5458 		FN_SSI_SDATA6, FN_FMIN_D, 0, FN_DU2_DR5, FN_LCDOUT5,
5459 		FN_CAN_DEBUGOUT8, 0, 0,
5460 		/* IP13_9_7 [3] */
5461 		FN_SSI_WS6, FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
5462 		FN_LCDOUT4, FN_CAN_DEBUGOUT7, 0, 0,
5463 		/* IP13_6_3 [4] */
5464 		FN_SSI_SCK6, FN_SCIFB1_CTS_N, FN_BPFCLK_D, 0,
5465 		FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
5466 		FN_BPFCLK_F, 0, 0, 0, 0, 0, 0, 0, 0,
5467 		/* IP13_2_0 [3] */
5468 		FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
5469 		FN_LCDOUT2, FN_CAN_DEBUGOUT5, 0, 0, ))
5470 	},
5471 	{ PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
5472 			     GROUP(1, 3, 3, 3, 3, 3, 4, 3, 3, 3, 3),
5473 			     GROUP(
5474 		/* IP14_30 [1] */
5475 		0, 0,
5476 		/* IP14_30_28 [3] */
5477 		FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
5478 		FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
5479 		FN_HRTS0_N_C, 0,
5480 		/* IP14_27_25 [3] */
5481 		FN_SCIFA1_CTS_N, FN_AD_CLK, FN_CTS1_N, FN_MSIOF3_RXD,
5482 		FN_DU0_DOTCLKOUT, FN_QCLK, 0, 0,
5483 		/* IP14_24_22 [3] */
5484 		FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
5485 		FN_LCDOUT9, 0, 0, 0,
5486 		/* IP14_21_19 [3] */
5487 		FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
5488 		FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE, 0, 0, 0,
5489 		/* IP14_18_16 [3] */
5490 		FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
5491 		FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B, 0,
5492 		/* IP14_15_12 [4] */
5493 		FN_SCIFA0_CTS_N, FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC,
5494 		FN_DU2_DG3, FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
5495 		0, 0, 0, 0, 0, 0, 0,
5496 		/* IP14_11_9 [3] */
5497 		FN_SCIFA0_TXD, FN_HTX1, FN_TX0, FN_DU2_DR1, FN_LCDOUT1,
5498 		0, 0, 0,
5499 		/* IP14_8_6 [3] */
5500 		FN_SCIFA0_RXD, FN_HRX1, FN_RX0, FN_DU2_DR0, FN_LCDOUT0,
5501 		0, 0, 0,
5502 		/* IP14_5_3 [3] */
5503 		FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0, FN_MSIOF3_SS2, FN_DU2_DG2,
5504 		FN_LCDOUT10, FN_IIC1_SDA_C, FN_I2C1_SDA_C,
5505 		/* IP14_2_0 [3] */
5506 		FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
5507 		FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
5508 		FN_REMOCON, 0, ))
5509 	},
5510 	{ PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
5511 			     GROUP(2, 2, 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3),
5512 			     GROUP(
5513 		/* IP15_31_30 [2] */
5514 		0, 0, 0, 0,
5515 		/* IP15_29_28 [2] */
5516 		FN_MSIOF0_TXD, FN_ADICHS1, FN_DU2_DG6, FN_LCDOUT14,
5517 		/* IP15_27_26 [2] */
5518 		FN_MSIOF0_SS1, FN_ADICHS0, FN_DU2_DG5, FN_LCDOUT13,
5519 		/* IP15_25_23 [3] */
5520 		FN_MSIOF0_SYNC, FN_TS_SCK0, FN_SSI_SCK2, FN_ADIDATA,
5521 		FN_DU2_DB7, FN_LCDOUT23, FN_HRX0_C, 0,
5522 		/* IP15_22_20 [3] */
5523 		FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
5524 		FN_DU2_DB6, FN_LCDOUT22, 0, 0, 0,
5525 		/* IP15_19_18 [2] */
5526 		FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5, FN_LCDOUT21,
5527 		/* IP15_17_16 [2] */
5528 		FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4, FN_LCDOUT20,
5529 		/* IP15_15_14 [2] */
5530 		FN_HTX0, FN_DU2_DB3, FN_LCDOUT19, 0,
5531 		/* IP15_13_12 [2] */
5532 		FN_HRX0, FN_DU2_DB2, FN_LCDOUT18, 0,
5533 		/* IP15_11_9 [3] */
5534 		FN_HSCK0, FN_TS_SDEN0, FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C,
5535 		0, 0, 0,
5536 		/* IP15_8_6 [3] */
5537 		FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
5538 		FN_IIC2_SDA, FN_I2C2_SDA, 0,
5539 		/* IP15_5_3 [3] */
5540 		FN_SCIFA2_RXD, FN_FMIN, FN_TX2, FN_DU2_DB0, FN_LCDOUT16,
5541 		FN_IIC2_SCL, FN_I2C2_SCL, 0,
5542 		/* IP15_2_0 [3] */
5543 		FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
5544 		FN_LCDOUT15, FN_SCIF_CLK_B, 0, ))
5545 	},
5546 	{ PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
5547 			     GROUP(4, 4, 4, 4, 4, 4, 1, 1, 3, 3),
5548 			     GROUP(
5549 		/* IP16_31_28 [4] */
5550 		0, 0, 0, 0, 0, 0, 0, 0,
5551 		0, 0, 0, 0, 0, 0, 0, 0,
5552 		/* IP16_27_24 [4] */
5553 		0, 0, 0, 0, 0, 0, 0, 0,
5554 		0, 0, 0, 0, 0, 0, 0, 0,
5555 		/* IP16_23_20 [4] */
5556 		0, 0, 0, 0, 0, 0, 0, 0,
5557 		0, 0, 0, 0, 0, 0, 0, 0,
5558 		/* IP16_19_16 [4] */
5559 		0, 0, 0, 0, 0, 0, 0, 0,
5560 		0, 0, 0, 0, 0, 0, 0, 0,
5561 		/* IP16_15_12 [4] */
5562 		0, 0, 0, 0, 0, 0, 0, 0,
5563 		0, 0, 0, 0, 0, 0, 0, 0,
5564 		/* IP16_11_8 [4] */
5565 		0, 0, 0, 0, 0, 0, 0, 0,
5566 		0, 0, 0, 0, 0, 0, 0, 0,
5567 		/* IP16_7 [1] */
5568 		FN_USB1_OVC, FN_TCLK1_B,
5569 		/* IP16_6 [1] */
5570 		FN_USB1_PWEN, FN_AUDIO_CLKOUT_D,
5571 		/* IP16_5_3 [3] */
5572 		FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
5573 		FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B, 0,
5574 		/* IP16_2_0 [3] */
5575 		FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
5576 		FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B, 0, ))
5577 	},
5578 	{ PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
5579 			     GROUP(3, 2, 2, 3, 2, 1, 1, 1, 2, 1, 2, 1,
5580 				   1, 1, 1, 2, 1, 1, 2, 1, 1),
5581 			     GROUP(
5582 		/* SEL_SCIF1 [3] */
5583 		FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
5584 		FN_SEL_SCIF1_4, 0, 0, 0,
5585 		/* SEL_SCIFB [2] */
5586 		FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, 0,
5587 		/* SEL_SCIFB2 [2] */
5588 		FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, 0,
5589 		/* SEL_SCIFB1 [3] */
5590 		FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2,
5591 		FN_SEL_SCIFB1_3, FN_SEL_SCIFB1_4, FN_SEL_SCIFB1_5,
5592 		FN_SEL_SCIFB1_6, 0,
5593 		/* SEL_SCIFA1 [2] */
5594 		FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
5595 		FN_SEL_SCIFA1_3,
5596 		/* SEL_SCIF0 [1] */
5597 		FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
5598 		/* SEL_SCIFA [1] */
5599 		FN_SEL_SCFA_0, FN_SEL_SCFA_1,
5600 		/* SEL_SOF1 [1] */
5601 		FN_SEL_SOF1_0, FN_SEL_SOF1_1,
5602 		/* SEL_SSI7 [2] */
5603 		FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
5604 		/* SEL_SSI6 [1] */
5605 		FN_SEL_SSI6_0, FN_SEL_SSI6_1,
5606 		/* SEL_SSI5 [2] */
5607 		FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2, 0,
5608 		/* SEL_VI3 [1] */
5609 		FN_SEL_VI3_0, FN_SEL_VI3_1,
5610 		/* SEL_VI2 [1] */
5611 		FN_SEL_VI2_0, FN_SEL_VI2_1,
5612 		/* SEL_VI1 [1] */
5613 		FN_SEL_VI1_0, FN_SEL_VI1_1,
5614 		/* SEL_VI0 [1] */
5615 		FN_SEL_VI0_0, FN_SEL_VI0_1,
5616 		/* SEL_TSIF1 [2] */
5617 		FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2, 0,
5618 		/* RESERVED [1] */
5619 		0, 0,
5620 		/* SEL_LBS [1] */
5621 		FN_SEL_LBS_0, FN_SEL_LBS_1,
5622 		/* SEL_TSIF0 [2] */
5623 		FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
5624 		/* SEL_SOF3 [1] */
5625 		FN_SEL_SOF3_0, FN_SEL_SOF3_1,
5626 		/* SEL_SOF0 [1] */
5627 		FN_SEL_SOF0_0, FN_SEL_SOF0_1, ))
5628 	},
5629 	{ PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
5630 			     GROUP(3, 1, 1, 1, 2, 1, 2, 1, 2, 1, 1, 1,
5631 				   3, 3, 2, 3, 2, 2),
5632 			     GROUP(
5633 		/* RESERVED [3] */
5634 		0, 0, 0, 0, 0, 0, 0, 0,
5635 		/* SEL_TMU1 [1] */
5636 		FN_SEL_TMU1_0, FN_SEL_TMU1_1,
5637 		/* SEL_HSCIF1 [1] */
5638 		FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
5639 		/* SEL_SCIFCLK [1] */
5640 		FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
5641 		/* SEL_CAN0 [2] */
5642 		FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
5643 		/* SEL_CANCLK [1] */
5644 		FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
5645 		/* SEL_SCIFA2 [2] */
5646 		FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2, 0,
5647 		/* SEL_CAN1 [1] */
5648 		FN_SEL_CAN1_0, FN_SEL_CAN1_1,
5649 		/* RESERVED [2] */
5650 		0, 0, 0, 0,
5651 		/* SEL_SCIF2 [1] */
5652 		FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
5653 		/* SEL_ADI [1] */
5654 		FN_SEL_ADI_0, FN_SEL_ADI_1,
5655 		/* SEL_SSP [1] */
5656 		FN_SEL_SSP_0, FN_SEL_SSP_1,
5657 		/* SEL_FM [3] */
5658 		FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
5659 		FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6, 0,
5660 		/* SEL_HSCIF0 [3] */
5661 		FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
5662 		FN_SEL_HSCIF0_3, FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5, 0, 0,
5663 		/* SEL_GPS [2] */
5664 		FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, 0,
5665 		/* RESERVED [3] */
5666 		0, 0, 0, 0, 0, 0, 0, 0,
5667 		/* SEL_SIM [2] */
5668 		FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2, 0,
5669 		/* SEL_SSI8 [2] */
5670 		FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0, ))
5671 	},
5672 	{ PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
5673 			     GROUP(1, 1, 2, 4, 4, 2, 2, 4, 2, 3, 2, 3, 2),
5674 			     GROUP(
5675 		/* SEL_IICDVFS [1] */
5676 		FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
5677 		/* SEL_IIC0 [1] */
5678 		FN_SEL_IIC0_0, FN_SEL_IIC0_1,
5679 		/* RESERVED [2] */
5680 		0, 0, 0, 0,
5681 		/* RESERVED [4] */
5682 		0, 0, 0, 0, 0, 0, 0, 0,
5683 		0, 0, 0, 0, 0, 0, 0, 0,
5684 		/* RESERVED [4] */
5685 		0, 0, 0, 0, 0, 0, 0, 0,
5686 		0, 0, 0, 0, 0, 0, 0, 0,
5687 		/* RESERVED [2] */
5688 		0, 0, 0, 0,
5689 		/* SEL_IEB [2] */
5690 		FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
5691 		/* RESERVED [4] */
5692 		0, 0, 0, 0, 0, 0, 0, 0,
5693 		0, 0, 0, 0, 0, 0, 0, 0,
5694 		/* RESERVED [2] */
5695 		0, 0, 0, 0,
5696 		/* SEL_IIC2 [3] */
5697 		FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
5698 		FN_SEL_IIC2_4, 0, 0, 0,
5699 		/* SEL_IIC1 [2] */
5700 		FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
5701 		/* SEL_I2C2 [3] */
5702 		FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
5703 		FN_SEL_I2C2_4, 0, 0, 0,
5704 		/* SEL_I2C1 [2] */
5705 		FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, 0, ))
5706 	},
5707 	{ },
5708 };
5709 
r8a7790_pin_to_pocctrl(struct sh_pfc * pfc,unsigned int pin,u32 * pocctrl)5710 static int r8a7790_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
5711 {
5712 	if (pin < RCAR_GP_PIN(3, 0) || pin > RCAR_GP_PIN(3, 31))
5713 		return -EINVAL;
5714 
5715 	*pocctrl = 0xe606008c;
5716 
5717 	return 31 - (pin & 0x1f);
5718 }
5719 
5720 static const struct soc_device_attribute r8a7790_tdsel[] = {
5721 	{ .soc_id = "r8a7790", .revision = "ES1.0" },
5722 	{ /* sentinel */ }
5723 };
5724 
r8a7790_pinmux_soc_init(struct sh_pfc * pfc)5725 static int r8a7790_pinmux_soc_init(struct sh_pfc *pfc)
5726 {
5727 	/* Initialize TDSEL on old revisions */
5728 	if (soc_device_match(r8a7790_tdsel))
5729 		sh_pfc_write(pfc, 0xe6060088, 0x00155554);
5730 
5731 	return 0;
5732 }
5733 
5734 static const struct sh_pfc_soc_operations r8a7790_pinmux_ops = {
5735 	.init = r8a7790_pinmux_soc_init,
5736 	.pin_to_pocctrl = r8a7790_pin_to_pocctrl,
5737 };
5738 
5739 const struct sh_pfc_soc_info r8a7790_pinmux_info = {
5740 	.name = "r8a77900_pfc",
5741 	.ops = &r8a7790_pinmux_ops,
5742 	.unlock_reg = 0xe6060000, /* PMMR */
5743 
5744 	.function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
5745 
5746 	.pins = pinmux_pins,
5747 	.nr_pins = ARRAY_SIZE(pinmux_pins),
5748 	.groups = pinmux_groups,
5749 	.nr_groups = ARRAY_SIZE(pinmux_groups),
5750 	.functions = pinmux_functions,
5751 	.nr_functions = ARRAY_SIZE(pinmux_functions),
5752 
5753 	.cfg_regs = pinmux_config_regs,
5754 
5755 	.pinmux_data = pinmux_data,
5756 	.pinmux_data_size = ARRAY_SIZE(pinmux_data),
5757 };
5758