Searched refs:dfixed_const (Results 1 – 15 of 15) sorted by relevance
81 tmp.full = dfixed_const(100); in rs690_pm_info()82 rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info.ulBootUpMemoryClock)); in rs690_pm_info()85 rdev->pm.igp_system_mclk.full = dfixed_const(le16_to_cpu(info->info.usK8MemoryClock)); in rs690_pm_info()87 rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk); in rs690_pm_info()90 rdev->pm.igp_system_mclk.full = dfixed_const(400); in rs690_pm_info()91 rdev->pm.igp_ht_link_clk.full = dfixed_const(le16_to_cpu(info->info.usFSBClock)); in rs690_pm_info()92 rdev->pm.igp_ht_link_width.full = dfixed_const(info->info.ucHTLinkWidth); in rs690_pm_info()95 tmp.full = dfixed_const(100); in rs690_pm_info()96 rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpSidePortClock)); in rs690_pm_info()99 rdev->pm.igp_system_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpUMAClock)); in rs690_pm_info()[all …]
981 a.full = dfixed_const(100); in rv515_crtc_bandwidth_compute()982 sclk.full = dfixed_const(selected_sclk); in rv515_crtc_bandwidth_compute()985 if (crtc->vsc.full > dfixed_const(2)) in rv515_crtc_bandwidth_compute()986 wm->num_line_pair.full = dfixed_const(2); in rv515_crtc_bandwidth_compute()988 wm->num_line_pair.full = dfixed_const(1); in rv515_crtc_bandwidth_compute()990 b.full = dfixed_const(mode->crtc_hdisplay); in rv515_crtc_bandwidth_compute()991 c.full = dfixed_const(256); in rv515_crtc_bandwidth_compute()995 if (a.full < dfixed_const(4)) { in rv515_crtc_bandwidth_compute()1007 a.full = dfixed_const(mode->clock); in rv515_crtc_bandwidth_compute()1008 b.full = dfixed_const(1000); in rv515_crtc_bandwidth_compute()[all …]
1954 a.full = dfixed_const(1000); in evergreen_dram_bandwidth()1955 yclk.full = dfixed_const(wm->yclk); in evergreen_dram_bandwidth()1957 dram_channels.full = dfixed_const(wm->dram_channels * 4); in evergreen_dram_bandwidth()1958 a.full = dfixed_const(10); in evergreen_dram_bandwidth()1959 dram_efficiency.full = dfixed_const(7); in evergreen_dram_bandwidth()1974 a.full = dfixed_const(1000); in evergreen_dram_bandwidth_for_display()1975 yclk.full = dfixed_const(wm->yclk); in evergreen_dram_bandwidth_for_display()1977 dram_channels.full = dfixed_const(wm->dram_channels * 4); in evergreen_dram_bandwidth_for_display()1978 a.full = dfixed_const(10); in evergreen_dram_bandwidth_for_display()1979 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */ in evergreen_dram_bandwidth_for_display()[all …]
2080 a.full = dfixed_const(1000); in dce6_dram_bandwidth()2081 yclk.full = dfixed_const(wm->yclk); in dce6_dram_bandwidth()2083 dram_channels.full = dfixed_const(wm->dram_channels * 4); in dce6_dram_bandwidth()2084 a.full = dfixed_const(10); in dce6_dram_bandwidth()2085 dram_efficiency.full = dfixed_const(7); in dce6_dram_bandwidth()2100 a.full = dfixed_const(1000); in dce6_dram_bandwidth_for_display()2101 yclk.full = dfixed_const(wm->yclk); in dce6_dram_bandwidth_for_display()2103 dram_channels.full = dfixed_const(wm->dram_channels * 4); in dce6_dram_bandwidth_for_display()2104 a.full = dfixed_const(10); in dce6_dram_bandwidth_for_display()2105 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */ in dce6_dram_bandwidth_for_display()[all …]
3265 temp_ff.full = dfixed_const(temp); in r100_bandwidth_update()3272 temp_ff.full = dfixed_const(1000); in r100_bandwidth_update()3273 pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ in r100_bandwidth_update()3275 temp_ff.full = dfixed_const(pixel_bytes1); in r100_bandwidth_update()3279 temp_ff.full = dfixed_const(1000); in r100_bandwidth_update()3280 pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ in r100_bandwidth_update()3282 temp_ff.full = dfixed_const(pixel_bytes2); in r100_bandwidth_update()3328 trcd_ff.full = dfixed_const(mem_trcd); in r100_bandwidth_update()3329 trp_ff.full = dfixed_const(mem_trp); in r100_bandwidth_update()3330 tras_ff.full = dfixed_const(mem_tras); in r100_bandwidth_update()[all …]
8951 a.full = dfixed_const(1000); in dce8_dram_bandwidth()8952 yclk.full = dfixed_const(wm->yclk); in dce8_dram_bandwidth()8954 dram_channels.full = dfixed_const(wm->dram_channels * 4); in dce8_dram_bandwidth()8955 a.full = dfixed_const(10); in dce8_dram_bandwidth()8956 dram_efficiency.full = dfixed_const(7); in dce8_dram_bandwidth()8980 a.full = dfixed_const(1000); in dce8_dram_bandwidth_for_display()8981 yclk.full = dfixed_const(wm->yclk); in dce8_dram_bandwidth_for_display()8983 dram_channels.full = dfixed_const(wm->dram_channels * 4); in dce8_dram_bandwidth_for_display()8984 a.full = dfixed_const(10); in dce8_dram_bandwidth_for_display()8985 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */ in dce8_dram_bandwidth_for_display()[all …]
1760 a.full = dfixed_const(src_v); in radeon_crtc_scaling_mode_fixup()1761 b.full = dfixed_const(dst_v); in radeon_crtc_scaling_mode_fixup()1763 a.full = dfixed_const(src_h); in radeon_crtc_scaling_mode_fixup()1764 b.full = dfixed_const(dst_h); in radeon_crtc_scaling_mode_fixup()1767 radeon_crtc->vsc.full = dfixed_const(1); in radeon_crtc_scaling_mode_fixup()1768 radeon_crtc->hsc.full = dfixed_const(1); in radeon_crtc_scaling_mode_fixup()
730 a.full = dfixed_const(100); in radeon_update_bandwidth_info()731 rdev->pm.sclk.full = dfixed_const(sclk); in radeon_update_bandwidth_info()733 rdev->pm.mclk.full = dfixed_const(mclk); in radeon_update_bandwidth_info()737 a.full = dfixed_const(16); in radeon_update_bandwidth_info()
35 #define dfixed_const(A) (u32)(((A) << 12))/* + ((B + 0.000122)*4096)) */ macro40 #define dfixed_init(A) { .full = dfixed_const((A)) }49 return dfixed_const(non_frac); in dfixed_floor()56 if (A.full > dfixed_const(non_frac)) in dfixed_ceil()57 return dfixed_const(non_frac + 1); in dfixed_ceil()59 return dfixed_const(non_frac); in dfixed_ceil()
520 a.full = dfixed_const(1000); in dce_v6_0_dram_bandwidth()521 yclk.full = dfixed_const(wm->yclk); in dce_v6_0_dram_bandwidth()523 dram_channels.full = dfixed_const(wm->dram_channels * 4); in dce_v6_0_dram_bandwidth()524 a.full = dfixed_const(10); in dce_v6_0_dram_bandwidth()525 dram_efficiency.full = dfixed_const(7); in dce_v6_0_dram_bandwidth()549 a.full = dfixed_const(1000); in dce_v6_0_dram_bandwidth_for_display()550 yclk.full = dfixed_const(wm->yclk); in dce_v6_0_dram_bandwidth_for_display()552 dram_channels.full = dfixed_const(wm->dram_channels * 4); in dce_v6_0_dram_bandwidth_for_display()553 a.full = dfixed_const(10); in dce_v6_0_dram_bandwidth_for_display()554 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */ in dce_v6_0_dram_bandwidth_for_display()[all …]
656 a.full = dfixed_const(1000); in dce_v8_0_dram_bandwidth()657 yclk.full = dfixed_const(wm->yclk); in dce_v8_0_dram_bandwidth()659 dram_channels.full = dfixed_const(wm->dram_channels * 4); in dce_v8_0_dram_bandwidth()660 a.full = dfixed_const(10); in dce_v8_0_dram_bandwidth()661 dram_efficiency.full = dfixed_const(7); in dce_v8_0_dram_bandwidth()685 a.full = dfixed_const(1000); in dce_v8_0_dram_bandwidth_for_display()686 yclk.full = dfixed_const(wm->yclk); in dce_v8_0_dram_bandwidth_for_display()688 dram_channels.full = dfixed_const(wm->dram_channels * 4); in dce_v8_0_dram_bandwidth_for_display()689 a.full = dfixed_const(10); in dce_v8_0_dram_bandwidth_for_display()690 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */ in dce_v8_0_dram_bandwidth_for_display()[all …]
721 a.full = dfixed_const(1000); in dce_v10_0_dram_bandwidth()722 yclk.full = dfixed_const(wm->yclk); in dce_v10_0_dram_bandwidth()724 dram_channels.full = dfixed_const(wm->dram_channels * 4); in dce_v10_0_dram_bandwidth()725 a.full = dfixed_const(10); in dce_v10_0_dram_bandwidth()726 dram_efficiency.full = dfixed_const(7); in dce_v10_0_dram_bandwidth()750 a.full = dfixed_const(1000); in dce_v10_0_dram_bandwidth_for_display()751 yclk.full = dfixed_const(wm->yclk); in dce_v10_0_dram_bandwidth_for_display()753 dram_channels.full = dfixed_const(wm->dram_channels * 4); in dce_v10_0_dram_bandwidth_for_display()754 a.full = dfixed_const(10); in dce_v10_0_dram_bandwidth_for_display()755 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */ in dce_v10_0_dram_bandwidth_for_display()[all …]
747 a.full = dfixed_const(1000); in dce_v11_0_dram_bandwidth()748 yclk.full = dfixed_const(wm->yclk); in dce_v11_0_dram_bandwidth()750 dram_channels.full = dfixed_const(wm->dram_channels * 4); in dce_v11_0_dram_bandwidth()751 a.full = dfixed_const(10); in dce_v11_0_dram_bandwidth()752 dram_efficiency.full = dfixed_const(7); in dce_v11_0_dram_bandwidth()776 a.full = dfixed_const(1000); in dce_v11_0_dram_bandwidth_for_display()777 yclk.full = dfixed_const(wm->yclk); in dce_v11_0_dram_bandwidth_for_display()779 dram_channels.full = dfixed_const(wm->dram_channels * 4); in dce_v11_0_dram_bandwidth_for_display()780 a.full = dfixed_const(10); in dce_v11_0_dram_bandwidth_for_display()781 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */ in dce_v11_0_dram_bandwidth_for_display()[all …]
744 a.full = dfixed_const(src_v); in amdgpu_display_crtc_scaling_mode_fixup()745 b.full = dfixed_const(dst_v); in amdgpu_display_crtc_scaling_mode_fixup()747 a.full = dfixed_const(src_h); in amdgpu_display_crtc_scaling_mode_fixup()748 b.full = dfixed_const(dst_h); in amdgpu_display_crtc_scaling_mode_fixup()751 amdgpu_crtc->vsc.full = dfixed_const(1); in amdgpu_display_crtc_scaling_mode_fixup()752 amdgpu_crtc->hsc.full = dfixed_const(1); in amdgpu_display_crtc_scaling_mode_fixup()
145 outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1)); in compute_dda_inc()146 inf.full -= dfixed_const(1); in compute_dda_inc()149 dda_inc = min_t(u32, dda_inc, dfixed_const(max)); in compute_dda_inc()