| /Linux-v5.4/arch/arm/mach-omap2/ |
| D | omap_hwmod_7xx_data.c | 56 .clkctrl_offs = DRA7XX_CM_EMIF_DMM_CLKCTRL_OFFSET, 77 .clkctrl_offs = DRA7XX_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET, 91 .clkctrl_offs = DRA7XX_CM_L3MAIN1_L3_MAIN_1_CLKCTRL_OFFSET, 104 .clkctrl_offs = DRA7XX_CM_L3INSTR_L3_MAIN_2_CLKCTRL_OFFSET, 126 .clkctrl_offs = DRA7XX_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET, 139 .clkctrl_offs = DRA7XX_CM_L4PER_L4_PER1_CLKCTRL_OFFSET, 152 .clkctrl_offs = DRA7XX_CM_L4PER2_L4_PER2_CLKCTRL_OFFSET, 165 .clkctrl_offs = DRA7XX_CM_L4PER3_L4_PER3_CLKCTRL_OFFSET, 178 .clkctrl_offs = DRA7XX_CM_WKUPAON_L4_WKUP_CLKCTRL_OFFSET, 201 .clkctrl_offs = DRA7XX_CM_ATL_ATL_CLKCTRL_OFFSET, [all …]
|
| D | cm33xx.c | 94 static u32 _clkctrl_idlest(u16 inst, u16 clkctrl_offs) in _clkctrl_idlest() argument 96 u32 v = am33xx_cm_read_reg(inst, clkctrl_offs); in _clkctrl_idlest() 110 static bool _is_module_ready(u16 inst, u16 clkctrl_offs) in _is_module_ready() argument 114 v = _clkctrl_idlest(inst, clkctrl_offs); in _is_module_ready() 229 static int am33xx_cm_wait_module_ready(u8 part, s16 inst, u16 clkctrl_offs, in am33xx_cm_wait_module_ready() argument 234 omap_test_timeout(_is_module_ready(inst, clkctrl_offs), in am33xx_cm_wait_module_ready() 252 static int am33xx_cm_wait_module_idle(u8 part, s16 inst, u16 clkctrl_offs, in am33xx_cm_wait_module_idle() argument 257 omap_test_timeout((_clkctrl_idlest(inst, clkctrl_offs) == in am33xx_cm_wait_module_idle() 274 u16 clkctrl_offs) in am33xx_cm_module_enable() argument 278 v = am33xx_cm_read_reg(inst, clkctrl_offs); in am33xx_cm_module_enable() [all …]
|
| D | omap_hwmod_43xx_data.c | 33 .clkctrl_offs = AM43XX_CM_PER_EMIF_CLKCTRL_OFFSET, 47 .clkctrl_offs = AM43XX_CM_PER_L4HS_CLKCTRL_OFFSET, 66 .clkctrl_offs = AM43XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET, 84 .clkctrl_offs = AM43XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET, 111 .clkctrl_offs = AM43XX_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET, 124 .clkctrl_offs = AM43XX_CM_PER_TIMER8_CLKCTRL_OFFSET, 137 .clkctrl_offs = AM43XX_CM_PER_TIMER9_CLKCTRL_OFFSET, 150 .clkctrl_offs = AM43XX_CM_PER_TIMER10_CLKCTRL_OFFSET, 163 .clkctrl_offs = AM43XX_CM_PER_TIMER11_CLKCTRL_OFFSET, 176 .clkctrl_offs = AM43XX_CM_PER_EPWMSS3_CLKCTRL_OFFSET, [all …]
|
| D | omap_hwmod_54xx_data.c | 55 .clkctrl_offs = OMAP54XX_CM_EMIF_DMM_CLKCTRL_OFFSET, 76 .clkctrl_offs = OMAP54XX_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET, 90 .clkctrl_offs = OMAP54XX_CM_L3MAIN1_L3_MAIN_1_CLKCTRL_OFFSET, 103 .clkctrl_offs = OMAP54XX_CM_L3MAIN2_L3_MAIN_2_CLKCTRL_OFFSET, 116 .clkctrl_offs = OMAP54XX_CM_L3INSTR_L3_MAIN_3_CLKCTRL_OFFSET, 138 .clkctrl_offs = OMAP54XX_CM_ABE_L4_ABE_CLKCTRL_OFFSET, 151 .clkctrl_offs = OMAP54XX_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET, 164 .clkctrl_offs = OMAP54XX_CM_L4PER_L4_PER_CLKCTRL_OFFSET, 177 .clkctrl_offs = OMAP54XX_CM_WKUPAON_L4_WKUP_CLKCTRL_OFFSET, 230 .clkctrl_offs = OMAP54XX_CM_WKUPAON_COUNTER_32K_CLKCTRL_OFFSET, [all …]
|
| D | omap_hwmod_81xx_data.c | 185 .clkctrl_offs = DM814X_CM_ALWON_MPU_CLKCTRL, 212 .clkctrl_offs = DM816X_CM_ALWON_MPU_CLKCTRL, 254 .clkctrl_offs = DM81XX_CM_ALWON_RTC_CLKCTRL, 291 .clkctrl_offs = DM81XX_CM_ALWON_UART_0_CLKCTRL, 312 .clkctrl_offs = DM81XX_CM_ALWON_UART_1_CLKCTRL, 333 .clkctrl_offs = DM81XX_CM_ALWON_UART_2_CLKCTRL, 371 .clkctrl_offs = DM81XX_CM_ALWON_WDTIMER_CLKCTRL, 408 .clkctrl_offs = DM81XX_CM_ALWON_I2C_0_CLKCTRL, 428 .clkctrl_offs = DM81XX_CM_ALWON_I2C_1_CLKCTRL, 500 .clkctrl_offs = DM81XX_CM_ALWON_GPIO_0_CLKCTRL, [all …]
|
| D | omap_hwmod_44xx_data.c | 57 .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET, 78 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET, 92 .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET, 105 .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET, 118 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET, 140 .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET, 155 .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET, 168 .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET, 181 .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET, 222 .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET, [all …]
|
| D | cm.h | 61 void (*module_enable)(u8 mode, u8 part, u16 inst, u16 clkctrl_offs); 62 void (*module_disable)(u8 part, u16 inst, u16 clkctrl_offs); 63 u32 (*xlate_clkctrl)(u8 part, u16 inst, u16 clkctrl_offs); 72 int omap_cm_module_enable(u8 mode, u8 part, u16 inst, u16 clkctrl_offs); 73 int omap_cm_module_disable(u8 part, u16 inst, u16 clkctrl_offs); 74 u32 omap_cm_xlate_clkctrl(u8 part, u16 inst, u16 clkctrl_offs);
|
| D | omap_hwmod_33xx_data.c | 40 .clkctrl_offs = AM33XX_CM_PER_EMIF_CLKCTRL_OFFSET, 55 .clkctrl_offs = AM33XX_CM_PER_L4HS_CLKCTRL_OFFSET, 75 .clkctrl_offs = AM33XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET, 110 .clkctrl_offs = AM33XX_CM_WKUP_ADC_TSC_CLKCTRL_OFFSET, 143 .clkctrl_offs = AM33XX_CM_CEFUSE_CEFUSE_CLKCTRL_OFFSET, 163 .clkctrl_offs = AM33XX_CM_PER_CLKDIV32K_CLKCTRL_OFFSET, 181 .clkctrl_offs = AM33XX_CM_PER_OCPWP_CLKCTRL_OFFSET, 208 .clkctrl_offs = AM33XX_CM_WKUP_DEBUGSS_CLKCTRL_OFFSET, 224 .clkctrl_offs = AM33XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET, 253 .clkctrl_offs = AM33XX_CM_PER_LCDC_CLKCTRL_OFFSET, [all …]
|
| D | cminst44xx.c | 85 static u32 _clkctrl_idlest(u8 part, u16 inst, u16 clkctrl_offs) in _clkctrl_idlest() argument 87 u32 v = omap4_cminst_read_inst_reg(part, inst, clkctrl_offs); in _clkctrl_idlest() 102 static bool _is_module_ready(u8 part, u16 inst, u16 clkctrl_offs) in _is_module_ready() argument 106 v = _clkctrl_idlest(part, inst, clkctrl_offs); in _is_module_ready() 274 static int omap4_cminst_wait_module_ready(u8 part, s16 inst, u16 clkctrl_offs, in omap4_cminst_wait_module_ready() argument 279 omap_test_timeout(_is_module_ready(part, inst, clkctrl_offs), in omap4_cminst_wait_module_ready() 297 static int omap4_cminst_wait_module_idle(u8 part, s16 inst, u16 clkctrl_offs, in omap4_cminst_wait_module_idle() argument 302 omap_test_timeout((_clkctrl_idlest(part, inst, clkctrl_offs) == in omap4_cminst_wait_module_idle() 319 u16 clkctrl_offs) in omap4_cminst_module_enable() argument 323 v = omap4_cminst_read_inst_reg(part, inst, clkctrl_offs); in omap4_cminst_module_enable() [all …]
|
| D | cm_common.c | 144 int omap_cm_module_enable(u8 mode, u8 part, u16 inst, u16 clkctrl_offs) in omap_cm_module_enable() argument 152 cm_ll_data->module_enable(mode, part, inst, clkctrl_offs); in omap_cm_module_enable() 166 int omap_cm_module_disable(u8 part, u16 inst, u16 clkctrl_offs) in omap_cm_module_disable() argument 174 cm_ll_data->module_disable(part, inst, clkctrl_offs); in omap_cm_module_disable() 178 u32 omap_cm_xlate_clkctrl(u8 part, u16 inst, u16 clkctrl_offs) in omap_cm_xlate_clkctrl() argument 185 return cm_ll_data->xlate_clkctrl(part, inst, clkctrl_offs); in omap_cm_xlate_clkctrl()
|
| D | omap_hwmod.c | 799 oh->prcm.omap4.clkctrl_offs); in _omap4_xlate_clkctrl() 1049 if (oh->prcm.omap4.clkctrl_offs) in _omap4_has_clkctrl_clock() 1052 if (!oh->prcm.omap4.clkctrl_offs && in _omap4_has_clkctrl_clock() 1107 oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs); in _omap4_enable_module() 1138 oh->prcm.omap4.clkctrl_offs, 0); in _omap4_wait_target_disable() 1697 oh->prcm.omap4.clkctrl_offs); in _omap4_disable_module() 2792 oh->prcm.omap4.clkctrl_offs, 0); in _omap4_wait_target_ready()
|
| D | omap_hwmod.h | 377 u16 clkctrl_offs; member
|
| D | omap_hwmod_33xx_43xx_ipblock_data.c | 27 #define CLKCTRL(oh, clkctrl) ((oh).prcm.omap4.clkctrl_offs = (clkctrl))
|