Home
last modified time | relevance | path

Searched refs:clk_name (Results 1 – 25 of 121) sorted by relevance

12345

/Linux-v5.4/drivers/clk/zynqmp/
Dpll.c50 const char *clk_name = clk_hw_get_name(hw); in zynqmp_pll_get_mode() local
59 __func__, clk_name, ret); in zynqmp_pll_get_mode()
73 const char *clk_name = clk_hw_get_name(hw); in zynqmp_pll_set_mode() local
86 __func__, clk_name, ret); in zynqmp_pll_set_mode()
137 const char *clk_name = clk_hw_get_name(hw); in zynqmp_pll_recalc_rate() local
147 __func__, clk_name, ret); in zynqmp_pll_recalc_rate()
176 const char *clk_name = clk_hw_get_name(hw); in zynqmp_pll_set_rate() local
193 __func__, clk_name, ret); in zynqmp_pll_set_rate()
205 __func__, clk_name, ret); in zynqmp_pll_set_rate()
219 const char *clk_name = clk_hw_get_name(hw); in zynqmp_pll_is_enabled() local
[all …]
Dclk-gate-zynqmp.c37 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_gate_enable() local
46 __func__, clk_name, ret); in zynqmp_clk_gate_enable()
58 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_gate_disable() local
67 __func__, clk_name, ret); in zynqmp_clk_gate_disable()
79 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_gate_is_enabled() local
87 __func__, clk_name, ret); in zynqmp_clk_gate_is_enabled()
Ddivider.c63 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_divider_recalc_rate() local
74 __func__, clk_name, ret); in zynqmp_clk_divider_recalc_rate()
84 clk_name); in zynqmp_clk_divider_recalc_rate()
104 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_divider_round_rate() local
117 __func__, clk_name, ret); in zynqmp_clk_divider_round_rate()
147 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_divider_set_rate() local
167 __func__, clk_name, ret); in zynqmp_clk_divider_set_rate()
Dclkc.c71 char clk_name[MAX_NAME_LEN]; member
160 static int zynqmp_get_clock_name(u32 clk_id, char *clk_name) in zynqmp_get_clock_name() argument
166 strncpy(clk_name, clock[clk_id].clk_name, MAX_NAME_LEN); in zynqmp_get_clock_name()
555 static struct clk_hw *zynqmp_register_clk_topology(int clk_id, char *clk_name, in zynqmp_register_clk_topology() argument
575 clk_out = kasprintf(GFP_KERNEL, "%s%s", clk_name, in zynqmp_register_clk_topology()
578 clk_out = kasprintf(GFP_KERNEL, "%s", clk_name); in zynqmp_register_clk_topology()
590 __func__, clk_dev_id, clk_name, in zynqmp_register_clk_topology()
612 char clk_name[MAX_NAME_LEN]; in zynqmp_register_clocks() local
615 if (zynqmp_get_clock_name(i, clk_name)) in zynqmp_register_clocks()
629 clock[i].clk_name); in zynqmp_register_clocks()
[all …]
Dclk-mux-zynqmp.c46 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_mux_get_parent() local
56 __func__, clk_name, ret); in zynqmp_clk_mux_get_parent()
71 const char *clk_name = clk_hw_get_name(hw); in zynqmp_clk_mux_set_parent() local
80 __func__, clk_name, ret); in zynqmp_clk_mux_set_parent()
/Linux-v5.4/drivers/gpu/drm/msm/disp/dpu1/
Ddpu_io_util.c32 clk_arry[i].clk = clk_get(dev, clk_arry[i].clk_name); in msm_dss_get_clk()
37 clk_arry[i].clk_name, rc); in msm_dss_get_clk()
63 clk_arry[i].clk_name, in msm_dss_clk_set_rate()
71 clk_arry[i].clk_name, rc); in msm_dss_clk_set_rate()
78 clk_arry[i].clk_name); in msm_dss_clk_set_rate()
95 clk_arry[i].clk_name); in msm_dss_enable_clk()
102 clk_arry[i].clk_name, rc); in msm_dss_enable_clk()
106 clk_arry[i].clk_name); in msm_dss_enable_clk()
120 clk_arry[i].clk_name); in msm_dss_enable_clk()
127 clk_arry[i].clk_name); in msm_dss_enable_clk()
[all …]
/Linux-v5.4/drivers/clk/sunxi/
Dclk-a10-pll2.c41 const char *clk_name = node->name, *parent; in sun4i_pll2_setup() local
121 SUN4I_A10_PLL2_1X, &clk_name); in sun4i_pll2_setup()
122 clks[SUN4I_A10_PLL2_1X] = clk_register_fixed_factor(NULL, clk_name, in sun4i_pll2_setup()
136 SUN4I_A10_PLL2_2X, &clk_name); in sun4i_pll2_setup()
137 clks[SUN4I_A10_PLL2_2X] = clk_register_fixed_factor(NULL, clk_name, in sun4i_pll2_setup()
145 SUN4I_A10_PLL2_4X, &clk_name); in sun4i_pll2_setup()
146 clks[SUN4I_A10_PLL2_4X] = clk_register_fixed_factor(NULL, clk_name, in sun4i_pll2_setup()
154 SUN4I_A10_PLL2_8X, &clk_name); in sun4i_pll2_setup()
155 clks[SUN4I_A10_PLL2_8X] = clk_register_fixed_factor(NULL, clk_name, in sun4i_pll2_setup()
Dclk-sun4i-pll3.c23 const char *clk_name = node->name, *parent; in sun4i_a10_pll3_setup() local
31 of_property_read_string(node, "clock-output-names", &clk_name); in sun4i_a10_pll3_setup()
36 pr_err("%s: Could not map the clock registers\n", clk_name); in sun4i_a10_pll3_setup()
57 clk = clk_register_composite(NULL, clk_name, in sun4i_a10_pll3_setup()
64 pr_err("%s: Couldn't register the clock\n", clk_name); in sun4i_a10_pll3_setup()
71 clk_name); in sun4i_a10_pll3_setup()
Dclk-sun4i-display.c105 const char *clk_name = node->name; in sun4i_a10_display_init() local
115 of_property_read_string(node, "clock-output-names", &clk_name); in sun4i_a10_display_init()
119 pr_err("%s: Could not map the clock registers\n", clk_name); in sun4i_a10_display_init()
125 pr_err("%s: Could not retrieve the parents\n", clk_name); in sun4i_a10_display_init()
157 clk = clk_register_composite(NULL, clk_name, in sun4i_a10_display_init()
165 pr_err("%s: Couldn't register the clock\n", clk_name); in sun4i_a10_display_init()
171 pr_err("%s: Couldn't register DT provider\n", clk_name); in sun4i_a10_display_init()
198 clk_name); in sun4i_a10_display_init()
Dclk-sunxi.c655 const char *clk_name = node->name; in sunxi_mux_clk_setup() local
667 if (of_property_read_string(node, "clock-output-names", &clk_name)) { in sunxi_mux_clk_setup()
673 clk = clk_register_mux(NULL, clk_name, parents, i, in sunxi_mux_clk_setup()
680 clk_name, PTR_ERR(clk)); in sunxi_mux_clk_setup()
686 __func__, clk_name); in sunxi_mux_clk_setup()
779 const char *clk_name = node->name; in sunxi_divider_clk_setup() local
791 if (of_property_read_string(node, "clock-output-names", &clk_name)) { in sunxi_divider_clk_setup()
797 clk = clk_register_divider_table(NULL, clk_name, clk_parent, 0, in sunxi_divider_clk_setup()
803 __func__, clk_name, PTR_ERR(clk)); in sunxi_divider_clk_setup()
809 __func__, clk_name); in sunxi_divider_clk_setup()
[all …]
Dclk-a10-codec.c17 const char *clk_name = node->name, *parent_name; in sun4i_codec_clk_setup() local
24 of_property_read_string(node, "clock-output-names", &clk_name); in sun4i_codec_clk_setup()
27 clk = clk_register_gate(NULL, clk_name, parent_name, in sun4i_codec_clk_setup()
Dclk-sun4i-tcon-ch1.c227 const char *clk_name = node->name; in tcon_ch1_setup() local
235 of_property_read_string(node, "clock-output-names", &clk_name); in tcon_ch1_setup()
239 pr_err("%s: Could not map the clock registers\n", clk_name); in tcon_ch1_setup()
245 pr_err("%s Could not retrieve the parents\n", clk_name); in tcon_ch1_setup()
253 init.name = clk_name; in tcon_ch1_setup()
265 pr_err("%s: Couldn't register the clock\n", clk_name); in tcon_ch1_setup()
271 pr_err("%s: Couldn't register our clock provider\n", clk_name); in tcon_ch1_setup()
Dclk-a10-hosc.c22 const char *clk_name = node->name; in sun4i_osc_clk_setup() local
36 of_property_read_string(node, "clock-output-names", &clk_name); in sun4i_osc_clk_setup()
44 clk = clk_register_composite(NULL, clk_name, in sun4i_osc_clk_setup()
Dclk-sun6i-apb0.c33 const char *clk_name = np->name; in sun6i_a31_apb0_clk_probe() local
48 of_property_read_string(np, "clock-output-names", &clk_name); in sun6i_a31_apb0_clk_probe()
50 clk = clk_register_divider_table(&pdev->dev, clk_name, clk_parent, in sun6i_a31_apb0_clk_probe()
/Linux-v5.4/drivers/clk/h8300/
Dclk-div.c20 const char *clk_name = node->name; in h8300_div_clk_setup() local
28 pr_err("%s: no parent found\n", clk_name); in h8300_div_clk_setup()
34 pr_err("%s: failed to map divide register\n", clk_name); in h8300_div_clk_setup()
43 hw = clk_hw_register_divider(NULL, clk_name, parent_name, in h8300_div_clk_setup()
51 __func__, clk_name, PTR_ERR(hw)); in h8300_div_clk_setup()
Dclk-h8s2678.c89 const char *clk_name = node->name; in h8s2678_pll_clk_setup() local
97 pr_err("%s: no parent found\n", clk_name); in h8s2678_pll_clk_setup()
108 pr_err("%s: failed to map divide register\n", clk_name); in h8s2678_pll_clk_setup()
114 pr_err("%s: failed to map multiply register\n", clk_name); in h8s2678_pll_clk_setup()
119 init.name = clk_name; in h8s2678_pll_clk_setup()
129 __func__, clk_name, ret); in h8s2678_pll_clk_setup()
/Linux-v5.4/drivers/clk/pxa/
Dclk-pxa.h19 #define MUX_RO_RATE_RO_OPS(name, clk_name) \ argument
31 return clk_register_composite(NULL, clk_name, \
39 #define RATE_RO_OPS(name, clk_name) \ argument
46 return clk_register_composite(NULL, clk_name, \
54 #define RATE_OPS(name, clk_name) \ argument
63 return clk_register_composite(NULL, clk_name, \
71 #define MUX_OPS(name, clk_name, flags) \ argument
80 return clk_register_composite(NULL, clk_name, \
/Linux-v5.4/drivers/staging/clocking-wizard/
Dclk-xlnx-clock-wizard.c136 const char *clk_name; in clk_wzrd_probe() local
197 clk_name = kasprintf(GFP_KERNEL, "%s_mul", dev_name(&pdev->dev)); in clk_wzrd_probe()
198 if (!clk_name) { in clk_wzrd_probe()
203 (&pdev->dev, clk_name, in clk_wzrd_probe()
206 kfree(clk_name); in clk_wzrd_probe()
216 clk_name = kasprintf(GFP_KERNEL, "%s_mul_div", dev_name(&pdev->dev)); in clk_wzrd_probe()
217 if (!clk_name) { in clk_wzrd_probe()
223 (&pdev->dev, clk_name, in clk_wzrd_probe()
247 (&pdev->dev, clkout_name, clk_name, 0, 1, reg); in clk_wzrd_probe()
260 kfree(clk_name); in clk_wzrd_probe()
[all …]
/Linux-v5.4/arch/m68k/include/asm/
Dmcfclk.h33 #define DEFINE_CLK(clk_bank, clk_name, clk_slot, clk_rate) \ argument
35 .name = clk_name, \
44 #define DEFINE_CLK(clk_ref, clk_name, clk_rate) \ argument
46 .name = clk_name, \
/Linux-v5.4/drivers/clk/mvebu/
Dclk-cpu.c36 const char *clk_name; member
198 char *clk_name = kzalloc(5, GFP_KERNEL); in of_cpu_clk_setup() local
201 if (WARN_ON(!clk_name)) in of_cpu_clk_setup()
208 sprintf(clk_name, "cpu%d", cpu); in of_cpu_clk_setup()
211 cpuclk[cpu].clk_name = clk_name; in of_cpu_clk_setup()
218 init.name = cpuclk[cpu].clk_name; in of_cpu_clk_setup()
237 kfree(cpuclk[ncpus].clk_name); in of_cpu_clk_setup()
/Linux-v5.4/drivers/clk/
Dclk-nspire.c69 const char *clk_name = node->name; in nspire_ahbdiv_setup() local
81 of_property_read_string(node, "clock-output-names", &clk_name); in nspire_ahbdiv_setup()
84 hw = clk_hw_register_fixed_factor(NULL, clk_name, parent_name, 0, in nspire_ahbdiv_setup()
111 const char *clk_name = node->name; in nspire_clk_setup() local
122 of_property_read_string(node, "clock-output-names", &clk_name); in nspire_clk_setup()
124 hw = clk_hw_register_fixed_rate(NULL, clk_name, NULL, 0, in nspire_clk_setup()
Dclk-xgene.c171 const char *clk_name = np->full_name; in xgene_pllclk_init() local
181 of_property_read_string(np, "clock-output-names", &clk_name); in xgene_pllclk_init()
183 clk_name, of_clk_get_parent_name(np, 0), in xgene_pllclk_init()
188 clk_register_clkdev(clk, clk_name, NULL); in xgene_pllclk_init()
189 pr_debug("Add %s clock PLL\n", clk_name); in xgene_pllclk_init()
380 const char *clk_name = np->full_name; in xgene_pmdclk_init() local
403 of_property_read_string(np, "clock-output-names", &clk_name); in xgene_pmdclk_init()
408 clk = xgene_register_clk_pmd(NULL, clk_name, in xgene_pmdclk_init()
415 clk_register_clkdev(clk, clk_name, NULL); in xgene_pmdclk_init()
416 pr_debug("Add %s clock\n", clk_name); in xgene_pmdclk_init()
[all …]
/Linux-v5.4/drivers/clk/keystone/
Dpll.c254 const char *clk_name = node->name; in of_pll_div_clk_init() local
256 of_property_read_string(node, "clock-output-names", &clk_name); in of_pll_div_clk_init()
282 clk = clk_register_divider(NULL, clk_name, parent_name, 0, reg, shift, in of_pll_div_clk_init()
287 pr_err("%s: error registering divider %s\n", __func__, clk_name); in of_pll_div_clk_init()
303 const char *clk_name = node->name; in of_pll_mux_clk_init() local
305 of_property_read_string(node, "clock-output-names", &clk_name); in of_pll_mux_clk_init()
328 clk = clk_register_mux(NULL, clk_name, (const char **)&parents, in of_pll_mux_clk_init()
334 pr_err("%s: error registering mux %s\n", __func__, clk_name); in of_pll_mux_clk_init()
/Linux-v5.4/drivers/clk/ti/
Dfixed-factor.c39 const char *clk_name = node->name; in of_ti_fixed_factor_clk_setup() local
59 clk = clk_register_fixed_factor(NULL, clk_name, parent_name, flags, in of_ti_fixed_factor_clk_setup()
65 ti_clk_add_alias(NULL, clk, clk_name); in of_ti_fixed_factor_clk_setup()
Dclockdomain.c110 const char *clk_name; in omap2_init_clk_clkdm() local
115 clk_name = __clk_get_name(hw->clk); in omap2_init_clk_clkdm()
120 clk_name, clk->clkdm_name); in omap2_init_clk_clkdm()
124 clk_name, clk->clkdm_name); in omap2_init_clk_clkdm()

12345