Home
last modified time | relevance | path

Searched refs:SCLK_SPI1 (Results 1 – 24 of 24) sorted by relevance

/Linux-v5.4/include/dt-bindings/clock/
Dsamsung,s3c64xx-clock.h101 #define SCLK_SPI1 89 macro
Dexynos7-clk.h110 #define SCLK_SPI1 18 macro
Ds5pv210.h192 #define SCLK_SPI1 170 macro
Drk3188-cru-common.h26 #define SCLK_SPI1 70 macro
Dpx30-cru.h39 #define SCLK_SPI1 37 macro
Drk3368-cru.h22 #define SCLK_SPI1 66 macro
Drk3288-cru.h21 #define SCLK_SPI1 66 macro
Drk3308-cru.h32 #define SCLK_SPI1 28 macro
Drk3399-cru.h29 #define SCLK_SPI1 72 macro
/Linux-v5.4/drivers/clk/samsung/
Dclk-s3c64xx.c254 GATE_SCLK(SCLK_SPI1, "sclk_spi1", "dout_spi1", SCLK_GATE, 21),
354 ALIAS(SCLK_SPI1, "s3c6410-spi.1", "spi_busclk2"),
Dclk-s5pv210.c673 GATE(SCLK_SPI1, "sclk_spi1", "dout_spi1", CLK_SRC_MASK0, 17,
Dclk-exynos7.c781 GATE(SCLK_SPI1, "sclk_spi1_user", "mout_sclk_spi1_user",
/Linux-v5.4/arch/arm/boot/dts/
Drk3xxx.dtsi459 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
Ds5pv210.dtsi185 clocks = <&clocks SCLK_SPI1>, <&clocks CLK_SPI1>;
Drk3288.dtsi335 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
/Linux-v5.4/drivers/clk/rockchip/
Dclk-rk3188.c392 COMPOSITE_NOMUX(SCLK_SPI1, "sclk_spi1", "pclk_peri", 0,
Dclk-rk3368.c536 COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0,
Dclk-rk3288.c515 COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0,
Dclk-px30.c710 COMPOSITE(SCLK_SPI1, "clk_spi1", mux_gpll_xin24m_p, 0,
Dclk-rk3308.c406 COMPOSITE(SCLK_SPI1, "clk_spi1", mux_dpll_vpll0_xin24m_p, 0,
Dclk-rk3399.c1324 COMPOSITE(SCLK_SPI1, "clk_spi1", mux_pll_src_cpll_gpll_p, 0,
/Linux-v5.4/arch/arm64/boot/dts/rockchip/
Drk3368.dtsi277 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
Dpx30.dtsi530 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
Drk3399.dtsi709 clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;