1 #ifndef A3XX_XML
2 #define A3XX_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/envytools/rnndb/adreno.xml ( 501 bytes, from 2018-07-03 19:37:13)
12 - /home/robclark/src/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2018-07-03 19:37:13)
13 - /home/robclark/src/envytools/rnndb/adreno/a2xx.xml ( 42463 bytes, from 2018-11-19 13:44:03)
14 - /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml ( 14201 bytes, from 2018-12-02 17:29:54)
15 - /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml ( 43052 bytes, from 2018-12-02 17:29:54)
16 - /home/robclark/src/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2018-07-03 19:37:13)
17 - /home/robclark/src/envytools/rnndb/adreno/a4xx.xml ( 112086 bytes, from 2018-07-03 19:37:13)
18 - /home/robclark/src/envytools/rnndb/adreno/a5xx.xml ( 147240 bytes, from 2018-12-02 17:29:54)
19 - /home/robclark/src/envytools/rnndb/adreno/a6xx.xml ( 140790 bytes, from 2018-12-02 17:29:54)
20 - /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml ( 10431 bytes, from 2018-09-14 13:03:07)
21 - /home/robclark/src/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2018-07-03 19:37:13)
22
23 Copyright (C) 2013-2018 by the following authors:
24 - Rob Clark <robdclark@gmail.com> (robclark)
25 - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
26
27 Permission is hereby granted, free of charge, to any person obtaining
28 a copy of this software and associated documentation files (the
29 "Software"), to deal in the Software without restriction, including
30 without limitation the rights to use, copy, modify, merge, publish,
31 distribute, sublicense, and/or sell copies of the Software, and to
32 permit persons to whom the Software is furnished to do so, subject to
33 the following conditions:
34
35 The above copyright notice and this permission notice (including the
36 next paragraph) shall be included in all copies or substantial
37 portions of the Software.
38
39 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
40 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
41 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
42 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
43 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
44 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
45 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
46 */
47
48
49 enum a3xx_tile_mode {
50 LINEAR = 0,
51 TILE_32X32 = 2,
52 };
53
54 enum a3xx_state_block_id {
55 HLSQ_BLOCK_ID_TP_TEX = 2,
56 HLSQ_BLOCK_ID_TP_MIPMAP = 3,
57 HLSQ_BLOCK_ID_SP_VS = 4,
58 HLSQ_BLOCK_ID_SP_FS = 6,
59 };
60
61 enum a3xx_cache_opcode {
62 INVALIDATE = 1,
63 };
64
65 enum a3xx_vtx_fmt {
66 VFMT_32_FLOAT = 0,
67 VFMT_32_32_FLOAT = 1,
68 VFMT_32_32_32_FLOAT = 2,
69 VFMT_32_32_32_32_FLOAT = 3,
70 VFMT_16_FLOAT = 4,
71 VFMT_16_16_FLOAT = 5,
72 VFMT_16_16_16_FLOAT = 6,
73 VFMT_16_16_16_16_FLOAT = 7,
74 VFMT_32_FIXED = 8,
75 VFMT_32_32_FIXED = 9,
76 VFMT_32_32_32_FIXED = 10,
77 VFMT_32_32_32_32_FIXED = 11,
78 VFMT_16_SINT = 16,
79 VFMT_16_16_SINT = 17,
80 VFMT_16_16_16_SINT = 18,
81 VFMT_16_16_16_16_SINT = 19,
82 VFMT_16_UINT = 20,
83 VFMT_16_16_UINT = 21,
84 VFMT_16_16_16_UINT = 22,
85 VFMT_16_16_16_16_UINT = 23,
86 VFMT_16_SNORM = 24,
87 VFMT_16_16_SNORM = 25,
88 VFMT_16_16_16_SNORM = 26,
89 VFMT_16_16_16_16_SNORM = 27,
90 VFMT_16_UNORM = 28,
91 VFMT_16_16_UNORM = 29,
92 VFMT_16_16_16_UNORM = 30,
93 VFMT_16_16_16_16_UNORM = 31,
94 VFMT_32_UINT = 32,
95 VFMT_32_32_UINT = 33,
96 VFMT_32_32_32_UINT = 34,
97 VFMT_32_32_32_32_UINT = 35,
98 VFMT_32_SINT = 36,
99 VFMT_32_32_SINT = 37,
100 VFMT_32_32_32_SINT = 38,
101 VFMT_32_32_32_32_SINT = 39,
102 VFMT_8_UINT = 40,
103 VFMT_8_8_UINT = 41,
104 VFMT_8_8_8_UINT = 42,
105 VFMT_8_8_8_8_UINT = 43,
106 VFMT_8_UNORM = 44,
107 VFMT_8_8_UNORM = 45,
108 VFMT_8_8_8_UNORM = 46,
109 VFMT_8_8_8_8_UNORM = 47,
110 VFMT_8_SINT = 48,
111 VFMT_8_8_SINT = 49,
112 VFMT_8_8_8_SINT = 50,
113 VFMT_8_8_8_8_SINT = 51,
114 VFMT_8_SNORM = 52,
115 VFMT_8_8_SNORM = 53,
116 VFMT_8_8_8_SNORM = 54,
117 VFMT_8_8_8_8_SNORM = 55,
118 VFMT_10_10_10_2_UINT = 56,
119 VFMT_10_10_10_2_UNORM = 57,
120 VFMT_10_10_10_2_SINT = 58,
121 VFMT_10_10_10_2_SNORM = 59,
122 VFMT_2_10_10_10_UINT = 60,
123 VFMT_2_10_10_10_UNORM = 61,
124 VFMT_2_10_10_10_SINT = 62,
125 VFMT_2_10_10_10_SNORM = 63,
126 };
127
128 enum a3xx_tex_fmt {
129 TFMT_5_6_5_UNORM = 4,
130 TFMT_5_5_5_1_UNORM = 5,
131 TFMT_4_4_4_4_UNORM = 7,
132 TFMT_Z16_UNORM = 9,
133 TFMT_X8Z24_UNORM = 10,
134 TFMT_Z32_FLOAT = 11,
135 TFMT_UV_64X32 = 16,
136 TFMT_VU_64X32 = 17,
137 TFMT_Y_64X32 = 18,
138 TFMT_NV12_64X32 = 19,
139 TFMT_UV_LINEAR = 20,
140 TFMT_VU_LINEAR = 21,
141 TFMT_Y_LINEAR = 22,
142 TFMT_NV12_LINEAR = 23,
143 TFMT_I420_Y = 24,
144 TFMT_I420_U = 26,
145 TFMT_I420_V = 27,
146 TFMT_ATC_RGB = 32,
147 TFMT_ATC_RGBA_EXPLICIT = 33,
148 TFMT_ETC1 = 34,
149 TFMT_ATC_RGBA_INTERPOLATED = 35,
150 TFMT_DXT1 = 36,
151 TFMT_DXT3 = 37,
152 TFMT_DXT5 = 38,
153 TFMT_2_10_10_10_UNORM = 40,
154 TFMT_10_10_10_2_UNORM = 41,
155 TFMT_9_9_9_E5_FLOAT = 42,
156 TFMT_11_11_10_FLOAT = 43,
157 TFMT_A8_UNORM = 44,
158 TFMT_L8_UNORM = 45,
159 TFMT_L8_A8_UNORM = 47,
160 TFMT_8_UNORM = 48,
161 TFMT_8_8_UNORM = 49,
162 TFMT_8_8_8_UNORM = 50,
163 TFMT_8_8_8_8_UNORM = 51,
164 TFMT_8_SNORM = 52,
165 TFMT_8_8_SNORM = 53,
166 TFMT_8_8_8_SNORM = 54,
167 TFMT_8_8_8_8_SNORM = 55,
168 TFMT_8_UINT = 56,
169 TFMT_8_8_UINT = 57,
170 TFMT_8_8_8_UINT = 58,
171 TFMT_8_8_8_8_UINT = 59,
172 TFMT_8_SINT = 60,
173 TFMT_8_8_SINT = 61,
174 TFMT_8_8_8_SINT = 62,
175 TFMT_8_8_8_8_SINT = 63,
176 TFMT_16_FLOAT = 64,
177 TFMT_16_16_FLOAT = 65,
178 TFMT_16_16_16_16_FLOAT = 67,
179 TFMT_16_UINT = 68,
180 TFMT_16_16_UINT = 69,
181 TFMT_16_16_16_16_UINT = 71,
182 TFMT_16_SINT = 72,
183 TFMT_16_16_SINT = 73,
184 TFMT_16_16_16_16_SINT = 75,
185 TFMT_16_UNORM = 76,
186 TFMT_16_16_UNORM = 77,
187 TFMT_16_16_16_16_UNORM = 79,
188 TFMT_16_SNORM = 80,
189 TFMT_16_16_SNORM = 81,
190 TFMT_16_16_16_16_SNORM = 83,
191 TFMT_32_FLOAT = 84,
192 TFMT_32_32_FLOAT = 85,
193 TFMT_32_32_32_32_FLOAT = 87,
194 TFMT_32_UINT = 88,
195 TFMT_32_32_UINT = 89,
196 TFMT_32_32_32_32_UINT = 91,
197 TFMT_32_SINT = 92,
198 TFMT_32_32_SINT = 93,
199 TFMT_32_32_32_32_SINT = 95,
200 TFMT_2_10_10_10_UINT = 96,
201 TFMT_10_10_10_2_UINT = 97,
202 TFMT_ETC2_RG11_SNORM = 112,
203 TFMT_ETC2_RG11_UNORM = 113,
204 TFMT_ETC2_R11_SNORM = 114,
205 TFMT_ETC2_R11_UNORM = 115,
206 TFMT_ETC2_RGBA8 = 116,
207 TFMT_ETC2_RGB8A1 = 117,
208 TFMT_ETC2_RGB8 = 118,
209 };
210
211 enum a3xx_tex_fetchsize {
212 TFETCH_DISABLE = 0,
213 TFETCH_1_BYTE = 1,
214 TFETCH_2_BYTE = 2,
215 TFETCH_4_BYTE = 3,
216 TFETCH_8_BYTE = 4,
217 TFETCH_16_BYTE = 5,
218 };
219
220 enum a3xx_color_fmt {
221 RB_R5G6B5_UNORM = 0,
222 RB_R5G5B5A1_UNORM = 1,
223 RB_R4G4B4A4_UNORM = 3,
224 RB_R8G8B8_UNORM = 4,
225 RB_R8G8B8A8_UNORM = 8,
226 RB_R8G8B8A8_SNORM = 9,
227 RB_R8G8B8A8_UINT = 10,
228 RB_R8G8B8A8_SINT = 11,
229 RB_R8G8_UNORM = 12,
230 RB_R8G8_SNORM = 13,
231 RB_R8_UINT = 14,
232 RB_R8_SINT = 15,
233 RB_R10G10B10A2_UNORM = 16,
234 RB_A2R10G10B10_UNORM = 17,
235 RB_R10G10B10A2_UINT = 18,
236 RB_A2R10G10B10_UINT = 19,
237 RB_A8_UNORM = 20,
238 RB_R8_UNORM = 21,
239 RB_R16_FLOAT = 24,
240 RB_R16G16_FLOAT = 25,
241 RB_R16G16B16A16_FLOAT = 27,
242 RB_R11G11B10_FLOAT = 28,
243 RB_R16_SNORM = 32,
244 RB_R16G16_SNORM = 33,
245 RB_R16G16B16A16_SNORM = 35,
246 RB_R16_UNORM = 36,
247 RB_R16G16_UNORM = 37,
248 RB_R16G16B16A16_UNORM = 39,
249 RB_R16_SINT = 40,
250 RB_R16G16_SINT = 41,
251 RB_R16G16B16A16_SINT = 43,
252 RB_R16_UINT = 44,
253 RB_R16G16_UINT = 45,
254 RB_R16G16B16A16_UINT = 47,
255 RB_R32_FLOAT = 48,
256 RB_R32G32_FLOAT = 49,
257 RB_R32G32B32A32_FLOAT = 51,
258 RB_R32_SINT = 52,
259 RB_R32G32_SINT = 53,
260 RB_R32G32B32A32_SINT = 55,
261 RB_R32_UINT = 56,
262 RB_R32G32_UINT = 57,
263 RB_R32G32B32A32_UINT = 59,
264 };
265
266 enum a3xx_cp_perfcounter_select {
267 CP_ALWAYS_COUNT = 0,
268 CP_AHB_PFPTRANS_WAIT = 3,
269 CP_AHB_NRTTRANS_WAIT = 6,
270 CP_CSF_NRT_READ_WAIT = 8,
271 CP_CSF_I1_FIFO_FULL = 9,
272 CP_CSF_I2_FIFO_FULL = 10,
273 CP_CSF_ST_FIFO_FULL = 11,
274 CP_RESERVED_12 = 12,
275 CP_CSF_RING_ROQ_FULL = 13,
276 CP_CSF_I1_ROQ_FULL = 14,
277 CP_CSF_I2_ROQ_FULL = 15,
278 CP_CSF_ST_ROQ_FULL = 16,
279 CP_RESERVED_17 = 17,
280 CP_MIU_TAG_MEM_FULL = 18,
281 CP_MIU_NRT_WRITE_STALLED = 22,
282 CP_MIU_NRT_READ_STALLED = 23,
283 CP_ME_REGS_RB_DONE_FIFO_FULL = 26,
284 CP_ME_REGS_VS_EVENT_FIFO_FULL = 27,
285 CP_ME_REGS_PS_EVENT_FIFO_FULL = 28,
286 CP_ME_REGS_CF_EVENT_FIFO_FULL = 29,
287 CP_ME_MICRO_RB_STARVED = 30,
288 CP_AHB_RBBM_DWORD_SENT = 40,
289 CP_ME_BUSY_CLOCKS = 41,
290 CP_ME_WAIT_CONTEXT_AVAIL = 42,
291 CP_PFP_TYPE0_PACKET = 43,
292 CP_PFP_TYPE3_PACKET = 44,
293 CP_CSF_RB_WPTR_NEQ_RPTR = 45,
294 CP_CSF_I1_SIZE_NEQ_ZERO = 46,
295 CP_CSF_I2_SIZE_NEQ_ZERO = 47,
296 CP_CSF_RBI1I2_FETCHING = 48,
297 };
298
299 enum a3xx_gras_tse_perfcounter_select {
300 GRAS_TSEPERF_INPUT_PRIM = 0,
301 GRAS_TSEPERF_INPUT_NULL_PRIM = 1,
302 GRAS_TSEPERF_TRIVAL_REJ_PRIM = 2,
303 GRAS_TSEPERF_CLIPPED_PRIM = 3,
304 GRAS_TSEPERF_NEW_PRIM = 4,
305 GRAS_TSEPERF_ZERO_AREA_PRIM = 5,
306 GRAS_TSEPERF_FACENESS_CULLED_PRIM = 6,
307 GRAS_TSEPERF_ZERO_PIXEL_PRIM = 7,
308 GRAS_TSEPERF_OUTPUT_NULL_PRIM = 8,
309 GRAS_TSEPERF_OUTPUT_VISIBLE_PRIM = 9,
310 GRAS_TSEPERF_PRE_CLIP_PRIM = 10,
311 GRAS_TSEPERF_POST_CLIP_PRIM = 11,
312 GRAS_TSEPERF_WORKING_CYCLES = 12,
313 GRAS_TSEPERF_PC_STARVE = 13,
314 GRAS_TSERASPERF_STALL = 14,
315 };
316
317 enum a3xx_gras_ras_perfcounter_select {
318 GRAS_RASPERF_16X16_TILES = 0,
319 GRAS_RASPERF_8X8_TILES = 1,
320 GRAS_RASPERF_4X4_TILES = 2,
321 GRAS_RASPERF_WORKING_CYCLES = 3,
322 GRAS_RASPERF_STALL_CYCLES_BY_RB = 4,
323 GRAS_RASPERF_STALL_CYCLES_BY_VSC = 5,
324 GRAS_RASPERF_STARVE_CYCLES_BY_TSE = 6,
325 };
326
327 enum a3xx_hlsq_perfcounter_select {
328 HLSQ_PERF_SP_VS_CONSTANT = 0,
329 HLSQ_PERF_SP_VS_INSTRUCTIONS = 1,
330 HLSQ_PERF_SP_FS_CONSTANT = 2,
331 HLSQ_PERF_SP_FS_INSTRUCTIONS = 3,
332 HLSQ_PERF_TP_STATE = 4,
333 HLSQ_PERF_QUADS = 5,
334 HLSQ_PERF_PIXELS = 6,
335 HLSQ_PERF_VERTICES = 7,
336 HLSQ_PERF_FS8_THREADS = 8,
337 HLSQ_PERF_FS16_THREADS = 9,
338 HLSQ_PERF_FS32_THREADS = 10,
339 HLSQ_PERF_VS8_THREADS = 11,
340 HLSQ_PERF_VS16_THREADS = 12,
341 HLSQ_PERF_SP_VS_DATA_BYTES = 13,
342 HLSQ_PERF_SP_FS_DATA_BYTES = 14,
343 HLSQ_PERF_ACTIVE_CYCLES = 15,
344 HLSQ_PERF_STALL_CYCLES_SP_STATE = 16,
345 HLSQ_PERF_STALL_CYCLES_SP_VS = 17,
346 HLSQ_PERF_STALL_CYCLES_SP_FS = 18,
347 HLSQ_PERF_STALL_CYCLES_UCHE = 19,
348 HLSQ_PERF_RBBM_LOAD_CYCLES = 20,
349 HLSQ_PERF_DI_TO_VS_START_SP0 = 21,
350 HLSQ_PERF_DI_TO_FS_START_SP0 = 22,
351 HLSQ_PERF_VS_START_TO_DONE_SP0 = 23,
352 HLSQ_PERF_FS_START_TO_DONE_SP0 = 24,
353 HLSQ_PERF_SP_STATE_COPY_CYCLES_VS = 25,
354 HLSQ_PERF_SP_STATE_COPY_CYCLES_FS = 26,
355 HLSQ_PERF_UCHE_LATENCY_CYCLES = 27,
356 HLSQ_PERF_UCHE_LATENCY_COUNT = 28,
357 };
358
359 enum a3xx_pc_perfcounter_select {
360 PC_PCPERF_VISIBILITY_STREAMS = 0,
361 PC_PCPERF_TOTAL_INSTANCES = 1,
362 PC_PCPERF_PRIMITIVES_PC_VPC = 2,
363 PC_PCPERF_PRIMITIVES_KILLED_BY_VS = 3,
364 PC_PCPERF_PRIMITIVES_VISIBLE_BY_VS = 4,
365 PC_PCPERF_DRAWCALLS_KILLED_BY_VS = 5,
366 PC_PCPERF_DRAWCALLS_VISIBLE_BY_VS = 6,
367 PC_PCPERF_VERTICES_TO_VFD = 7,
368 PC_PCPERF_REUSED_VERTICES = 8,
369 PC_PCPERF_CYCLES_STALLED_BY_VFD = 9,
370 PC_PCPERF_CYCLES_STALLED_BY_TSE = 10,
371 PC_PCPERF_CYCLES_STALLED_BY_VBIF = 11,
372 PC_PCPERF_CYCLES_IS_WORKING = 12,
373 };
374
375 enum a3xx_rb_perfcounter_select {
376 RB_RBPERF_ACTIVE_CYCLES_ANY = 0,
377 RB_RBPERF_ACTIVE_CYCLES_ALL = 1,
378 RB_RBPERF_STARVE_CYCLES_BY_SP = 2,
379 RB_RBPERF_STARVE_CYCLES_BY_RAS = 3,
380 RB_RBPERF_STARVE_CYCLES_BY_MARB = 4,
381 RB_RBPERF_STALL_CYCLES_BY_MARB = 5,
382 RB_RBPERF_STALL_CYCLES_BY_HLSQ = 6,
383 RB_RBPERF_RB_MARB_DATA = 7,
384 RB_RBPERF_SP_RB_QUAD = 8,
385 RB_RBPERF_RAS_EARLY_Z_QUADS = 9,
386 RB_RBPERF_GMEM_CH0_READ = 10,
387 RB_RBPERF_GMEM_CH1_READ = 11,
388 RB_RBPERF_GMEM_CH0_WRITE = 12,
389 RB_RBPERF_GMEM_CH1_WRITE = 13,
390 RB_RBPERF_CP_CONTEXT_DONE = 14,
391 RB_RBPERF_CP_CACHE_FLUSH = 15,
392 RB_RBPERF_CP_ZPASS_DONE = 16,
393 };
394
395 enum a3xx_rbbm_perfcounter_select {
396 RBBM_ALAWYS_ON = 0,
397 RBBM_VBIF_BUSY = 1,
398 RBBM_TSE_BUSY = 2,
399 RBBM_RAS_BUSY = 3,
400 RBBM_PC_DCALL_BUSY = 4,
401 RBBM_PC_VSD_BUSY = 5,
402 RBBM_VFD_BUSY = 6,
403 RBBM_VPC_BUSY = 7,
404 RBBM_UCHE_BUSY = 8,
405 RBBM_VSC_BUSY = 9,
406 RBBM_HLSQ_BUSY = 10,
407 RBBM_ANY_RB_BUSY = 11,
408 RBBM_ANY_TEX_BUSY = 12,
409 RBBM_ANY_USP_BUSY = 13,
410 RBBM_ANY_MARB_BUSY = 14,
411 RBBM_ANY_ARB_BUSY = 15,
412 RBBM_AHB_STATUS_BUSY = 16,
413 RBBM_AHB_STATUS_STALLED = 17,
414 RBBM_AHB_STATUS_TXFR = 18,
415 RBBM_AHB_STATUS_TXFR_SPLIT = 19,
416 RBBM_AHB_STATUS_TXFR_ERROR = 20,
417 RBBM_AHB_STATUS_LONG_STALL = 21,
418 RBBM_RBBM_STATUS_MASKED = 22,
419 };
420
421 enum a3xx_sp_perfcounter_select {
422 SP_LM_LOAD_INSTRUCTIONS = 0,
423 SP_LM_STORE_INSTRUCTIONS = 1,
424 SP_LM_ATOMICS = 2,
425 SP_UCHE_LOAD_INSTRUCTIONS = 3,
426 SP_UCHE_STORE_INSTRUCTIONS = 4,
427 SP_UCHE_ATOMICS = 5,
428 SP_VS_TEX_INSTRUCTIONS = 6,
429 SP_VS_CFLOW_INSTRUCTIONS = 7,
430 SP_VS_EFU_INSTRUCTIONS = 8,
431 SP_VS_FULL_ALU_INSTRUCTIONS = 9,
432 SP_VS_HALF_ALU_INSTRUCTIONS = 10,
433 SP_FS_TEX_INSTRUCTIONS = 11,
434 SP_FS_CFLOW_INSTRUCTIONS = 12,
435 SP_FS_EFU_INSTRUCTIONS = 13,
436 SP_FS_FULL_ALU_INSTRUCTIONS = 14,
437 SP_FS_HALF_ALU_INSTRUCTIONS = 15,
438 SP_FS_BARY_INSTRUCTIONS = 16,
439 SP_VS_INSTRUCTIONS = 17,
440 SP_FS_INSTRUCTIONS = 18,
441 SP_ADDR_LOCK_COUNT = 19,
442 SP_UCHE_READ_TRANS = 20,
443 SP_UCHE_WRITE_TRANS = 21,
444 SP_EXPORT_VPC_TRANS = 22,
445 SP_EXPORT_RB_TRANS = 23,
446 SP_PIXELS_KILLED = 24,
447 SP_ICL1_REQUESTS = 25,
448 SP_ICL1_MISSES = 26,
449 SP_ICL0_REQUESTS = 27,
450 SP_ICL0_MISSES = 28,
451 SP_ALU_ACTIVE_CYCLES = 29,
452 SP_EFU_ACTIVE_CYCLES = 30,
453 SP_STALL_CYCLES_BY_VPC = 31,
454 SP_STALL_CYCLES_BY_TP = 32,
455 SP_STALL_CYCLES_BY_UCHE = 33,
456 SP_STALL_CYCLES_BY_RB = 34,
457 SP_ACTIVE_CYCLES_ANY = 35,
458 SP_ACTIVE_CYCLES_ALL = 36,
459 };
460
461 enum a3xx_tp_perfcounter_select {
462 TPL1_TPPERF_L1_REQUESTS = 0,
463 TPL1_TPPERF_TP0_L1_REQUESTS = 1,
464 TPL1_TPPERF_TP0_L1_MISSES = 2,
465 TPL1_TPPERF_TP1_L1_REQUESTS = 3,
466 TPL1_TPPERF_TP1_L1_MISSES = 4,
467 TPL1_TPPERF_TP2_L1_REQUESTS = 5,
468 TPL1_TPPERF_TP2_L1_MISSES = 6,
469 TPL1_TPPERF_TP3_L1_REQUESTS = 7,
470 TPL1_TPPERF_TP3_L1_MISSES = 8,
471 TPL1_TPPERF_OUTPUT_TEXELS_POINT = 9,
472 TPL1_TPPERF_OUTPUT_TEXELS_BILINEAR = 10,
473 TPL1_TPPERF_OUTPUT_TEXELS_MIP = 11,
474 TPL1_TPPERF_OUTPUT_TEXELS_ANISO = 12,
475 TPL1_TPPERF_BILINEAR_OPS = 13,
476 TPL1_TPPERF_QUADSQUADS_OFFSET = 14,
477 TPL1_TPPERF_QUADQUADS_SHADOW = 15,
478 TPL1_TPPERF_QUADS_ARRAY = 16,
479 TPL1_TPPERF_QUADS_PROJECTION = 17,
480 TPL1_TPPERF_QUADS_GRADIENT = 18,
481 TPL1_TPPERF_QUADS_1D2D = 19,
482 TPL1_TPPERF_QUADS_3DCUBE = 20,
483 TPL1_TPPERF_ZERO_LOD = 21,
484 TPL1_TPPERF_OUTPUT_TEXELS = 22,
485 TPL1_TPPERF_ACTIVE_CYCLES_ANY = 23,
486 TPL1_TPPERF_ACTIVE_CYCLES_ALL = 24,
487 TPL1_TPPERF_STALL_CYCLES_BY_ARB = 25,
488 TPL1_TPPERF_LATENCY = 26,
489 TPL1_TPPERF_LATENCY_TRANS = 27,
490 };
491
492 enum a3xx_vfd_perfcounter_select {
493 VFD_PERF_UCHE_BYTE_FETCHED = 0,
494 VFD_PERF_UCHE_TRANS = 1,
495 VFD_PERF_VPC_BYPASS_COMPONENTS = 2,
496 VFD_PERF_FETCH_INSTRUCTIONS = 3,
497 VFD_PERF_DECODE_INSTRUCTIONS = 4,
498 VFD_PERF_ACTIVE_CYCLES = 5,
499 VFD_PERF_STALL_CYCLES_UCHE = 6,
500 VFD_PERF_STALL_CYCLES_HLSQ = 7,
501 VFD_PERF_STALL_CYCLES_VPC_BYPASS = 8,
502 VFD_PERF_STALL_CYCLES_VPC_ALLOC = 9,
503 };
504
505 enum a3xx_vpc_perfcounter_select {
506 VPC_PERF_SP_LM_PRIMITIVES = 0,
507 VPC_PERF_COMPONENTS_FROM_SP = 1,
508 VPC_PERF_SP_LM_COMPONENTS = 2,
509 VPC_PERF_ACTIVE_CYCLES = 3,
510 VPC_PERF_STALL_CYCLES_LM = 4,
511 VPC_PERF_STALL_CYCLES_RAS = 5,
512 };
513
514 enum a3xx_uche_perfcounter_select {
515 UCHE_UCHEPERF_VBIF_READ_BEATS_TP = 0,
516 UCHE_UCHEPERF_VBIF_READ_BEATS_VFD = 1,
517 UCHE_UCHEPERF_VBIF_READ_BEATS_HLSQ = 2,
518 UCHE_UCHEPERF_VBIF_READ_BEATS_MARB = 3,
519 UCHE_UCHEPERF_VBIF_READ_BEATS_SP = 4,
520 UCHE_UCHEPERF_READ_REQUESTS_TP = 8,
521 UCHE_UCHEPERF_READ_REQUESTS_VFD = 9,
522 UCHE_UCHEPERF_READ_REQUESTS_HLSQ = 10,
523 UCHE_UCHEPERF_READ_REQUESTS_MARB = 11,
524 UCHE_UCHEPERF_READ_REQUESTS_SP = 12,
525 UCHE_UCHEPERF_WRITE_REQUESTS_MARB = 13,
526 UCHE_UCHEPERF_WRITE_REQUESTS_SP = 14,
527 UCHE_UCHEPERF_TAG_CHECK_FAILS = 15,
528 UCHE_UCHEPERF_EVICTS = 16,
529 UCHE_UCHEPERF_FLUSHES = 17,
530 UCHE_UCHEPERF_VBIF_LATENCY_CYCLES = 18,
531 UCHE_UCHEPERF_VBIF_LATENCY_SAMPLES = 19,
532 UCHE_UCHEPERF_ACTIVE_CYCLES = 20,
533 };
534
535 enum a3xx_intp_mode {
536 SMOOTH = 0,
537 FLAT = 1,
538 ZERO = 2,
539 ONE = 3,
540 };
541
542 enum a3xx_repl_mode {
543 S = 1,
544 T = 2,
545 ONE_T = 3,
546 };
547
548 enum a3xx_tex_filter {
549 A3XX_TEX_NEAREST = 0,
550 A3XX_TEX_LINEAR = 1,
551 A3XX_TEX_ANISO = 2,
552 };
553
554 enum a3xx_tex_clamp {
555 A3XX_TEX_REPEAT = 0,
556 A3XX_TEX_CLAMP_TO_EDGE = 1,
557 A3XX_TEX_MIRROR_REPEAT = 2,
558 A3XX_TEX_CLAMP_TO_BORDER = 3,
559 A3XX_TEX_MIRROR_CLAMP = 4,
560 };
561
562 enum a3xx_tex_aniso {
563 A3XX_TEX_ANISO_1 = 0,
564 A3XX_TEX_ANISO_2 = 1,
565 A3XX_TEX_ANISO_4 = 2,
566 A3XX_TEX_ANISO_8 = 3,
567 A3XX_TEX_ANISO_16 = 4,
568 };
569
570 enum a3xx_tex_swiz {
571 A3XX_TEX_X = 0,
572 A3XX_TEX_Y = 1,
573 A3XX_TEX_Z = 2,
574 A3XX_TEX_W = 3,
575 A3XX_TEX_ZERO = 4,
576 A3XX_TEX_ONE = 5,
577 };
578
579 enum a3xx_tex_type {
580 A3XX_TEX_1D = 0,
581 A3XX_TEX_2D = 1,
582 A3XX_TEX_CUBE = 2,
583 A3XX_TEX_3D = 3,
584 };
585
586 enum a3xx_tex_msaa {
587 A3XX_TPL1_MSAA1X = 0,
588 A3XX_TPL1_MSAA2X = 1,
589 A3XX_TPL1_MSAA4X = 2,
590 A3XX_TPL1_MSAA8X = 3,
591 };
592
593 #define A3XX_INT0_RBBM_GPU_IDLE 0x00000001
594 #define A3XX_INT0_RBBM_AHB_ERROR 0x00000002
595 #define A3XX_INT0_RBBM_REG_TIMEOUT 0x00000004
596 #define A3XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
597 #define A3XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
598 #define A3XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
599 #define A3XX_INT0_VFD_ERROR 0x00000040
600 #define A3XX_INT0_CP_SW_INT 0x00000080
601 #define A3XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
602 #define A3XX_INT0_CP_OPCODE_ERROR 0x00000200
603 #define A3XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
604 #define A3XX_INT0_CP_HW_FAULT 0x00000800
605 #define A3XX_INT0_CP_DMA 0x00001000
606 #define A3XX_INT0_CP_IB2_INT 0x00002000
607 #define A3XX_INT0_CP_IB1_INT 0x00004000
608 #define A3XX_INT0_CP_RB_INT 0x00008000
609 #define A3XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
610 #define A3XX_INT0_CP_RB_DONE_TS 0x00020000
611 #define A3XX_INT0_CP_VS_DONE_TS 0x00040000
612 #define A3XX_INT0_CP_PS_DONE_TS 0x00080000
613 #define A3XX_INT0_CACHE_FLUSH_TS 0x00100000
614 #define A3XX_INT0_CP_AHB_ERROR_HALT 0x00200000
615 #define A3XX_INT0_MISC_HANG_DETECT 0x01000000
616 #define A3XX_INT0_UCHE_OOB_ACCESS 0x02000000
617 #define REG_A3XX_RBBM_HW_VERSION 0x00000000
618
619 #define REG_A3XX_RBBM_HW_RELEASE 0x00000001
620
621 #define REG_A3XX_RBBM_HW_CONFIGURATION 0x00000002
622
623 #define REG_A3XX_RBBM_CLOCK_CTL 0x00000010
624
625 #define REG_A3XX_RBBM_SP_HYST_CNT 0x00000012
626
627 #define REG_A3XX_RBBM_SW_RESET_CMD 0x00000018
628
629 #define REG_A3XX_RBBM_AHB_CTL0 0x00000020
630
631 #define REG_A3XX_RBBM_AHB_CTL1 0x00000021
632
633 #define REG_A3XX_RBBM_AHB_CMD 0x00000022
634
635 #define REG_A3XX_RBBM_AHB_ERROR_STATUS 0x00000027
636
637 #define REG_A3XX_RBBM_GPR0_CTL 0x0000002e
638
639 #define REG_A3XX_RBBM_STATUS 0x00000030
640 #define A3XX_RBBM_STATUS_HI_BUSY 0x00000001
641 #define A3XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
642 #define A3XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
643 #define A3XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
644 #define A3XX_RBBM_STATUS_VBIF_BUSY 0x00008000
645 #define A3XX_RBBM_STATUS_TSE_BUSY 0x00010000
646 #define A3XX_RBBM_STATUS_RAS_BUSY 0x00020000
647 #define A3XX_RBBM_STATUS_RB_BUSY 0x00040000
648 #define A3XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
649 #define A3XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
650 #define A3XX_RBBM_STATUS_VFD_BUSY 0x00200000
651 #define A3XX_RBBM_STATUS_VPC_BUSY 0x00400000
652 #define A3XX_RBBM_STATUS_UCHE_BUSY 0x00800000
653 #define A3XX_RBBM_STATUS_SP_BUSY 0x01000000
654 #define A3XX_RBBM_STATUS_TPL1_BUSY 0x02000000
655 #define A3XX_RBBM_STATUS_MARB_BUSY 0x04000000
656 #define A3XX_RBBM_STATUS_VSC_BUSY 0x08000000
657 #define A3XX_RBBM_STATUS_ARB_BUSY 0x10000000
658 #define A3XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
659 #define A3XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
660 #define A3XX_RBBM_STATUS_GPU_BUSY 0x80000000
661
662 #define REG_A3XX_RBBM_NQWAIT_UNTIL 0x00000040
663
664 #define REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x00000033
665
666 #define REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL 0x00000050
667
668 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL0 0x00000051
669
670 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL1 0x00000054
671
672 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL2 0x00000057
673
674 #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL3 0x0000005a
675
676 #define REG_A3XX_RBBM_INT_SET_CMD 0x00000060
677
678 #define REG_A3XX_RBBM_INT_CLEAR_CMD 0x00000061
679
680 #define REG_A3XX_RBBM_INT_0_MASK 0x00000063
681
682 #define REG_A3XX_RBBM_INT_0_STATUS 0x00000064
683
684 #define REG_A3XX_RBBM_PERFCTR_CTL 0x00000080
685 #define A3XX_RBBM_PERFCTR_CTL_ENABLE 0x00000001
686
687 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0 0x00000081
688
689 #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD1 0x00000082
690
691 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000084
692
693 #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000085
694
695 #define REG_A3XX_RBBM_PERFCOUNTER0_SELECT 0x00000086
696
697 #define REG_A3XX_RBBM_PERFCOUNTER1_SELECT 0x00000087
698
699 #define REG_A3XX_RBBM_GPU_BUSY_MASKED 0x00000088
700
701 #define REG_A3XX_RBBM_PERFCTR_CP_0_LO 0x00000090
702
703 #define REG_A3XX_RBBM_PERFCTR_CP_0_HI 0x00000091
704
705 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_LO 0x00000092
706
707 #define REG_A3XX_RBBM_PERFCTR_RBBM_0_HI 0x00000093
708
709 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_LO 0x00000094
710
711 #define REG_A3XX_RBBM_PERFCTR_RBBM_1_HI 0x00000095
712
713 #define REG_A3XX_RBBM_PERFCTR_PC_0_LO 0x00000096
714
715 #define REG_A3XX_RBBM_PERFCTR_PC_0_HI 0x00000097
716
717 #define REG_A3XX_RBBM_PERFCTR_PC_1_LO 0x00000098
718
719 #define REG_A3XX_RBBM_PERFCTR_PC_1_HI 0x00000099
720
721 #define REG_A3XX_RBBM_PERFCTR_PC_2_LO 0x0000009a
722
723 #define REG_A3XX_RBBM_PERFCTR_PC_2_HI 0x0000009b
724
725 #define REG_A3XX_RBBM_PERFCTR_PC_3_LO 0x0000009c
726
727 #define REG_A3XX_RBBM_PERFCTR_PC_3_HI 0x0000009d
728
729 #define REG_A3XX_RBBM_PERFCTR_VFD_0_LO 0x0000009e
730
731 #define REG_A3XX_RBBM_PERFCTR_VFD_0_HI 0x0000009f
732
733 #define REG_A3XX_RBBM_PERFCTR_VFD_1_LO 0x000000a0
734
735 #define REG_A3XX_RBBM_PERFCTR_VFD_1_HI 0x000000a1
736
737 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_LO 0x000000a2
738
739 #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_HI 0x000000a3
740
741 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_LO 0x000000a4
742
743 #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_HI 0x000000a5
744
745 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_LO 0x000000a6
746
747 #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_HI 0x000000a7
748
749 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_LO 0x000000a8
750
751 #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_HI 0x000000a9
752
753 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_LO 0x000000aa
754
755 #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_HI 0x000000ab
756
757 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_LO 0x000000ac
758
759 #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_HI 0x000000ad
760
761 #define REG_A3XX_RBBM_PERFCTR_VPC_0_LO 0x000000ae
762
763 #define REG_A3XX_RBBM_PERFCTR_VPC_0_HI 0x000000af
764
765 #define REG_A3XX_RBBM_PERFCTR_VPC_1_LO 0x000000b0
766
767 #define REG_A3XX_RBBM_PERFCTR_VPC_1_HI 0x000000b1
768
769 #define REG_A3XX_RBBM_PERFCTR_TSE_0_LO 0x000000b2
770
771 #define REG_A3XX_RBBM_PERFCTR_TSE_0_HI 0x000000b3
772
773 #define REG_A3XX_RBBM_PERFCTR_TSE_1_LO 0x000000b4
774
775 #define REG_A3XX_RBBM_PERFCTR_TSE_1_HI 0x000000b5
776
777 #define REG_A3XX_RBBM_PERFCTR_RAS_0_LO 0x000000b6
778
779 #define REG_A3XX_RBBM_PERFCTR_RAS_0_HI 0x000000b7
780
781 #define REG_A3XX_RBBM_PERFCTR_RAS_1_LO 0x000000b8
782
783 #define REG_A3XX_RBBM_PERFCTR_RAS_1_HI 0x000000b9
784
785 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_LO 0x000000ba
786
787 #define REG_A3XX_RBBM_PERFCTR_UCHE_0_HI 0x000000bb
788
789 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_LO 0x000000bc
790
791 #define REG_A3XX_RBBM_PERFCTR_UCHE_1_HI 0x000000bd
792
793 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_LO 0x000000be
794
795 #define REG_A3XX_RBBM_PERFCTR_UCHE_2_HI 0x000000bf
796
797 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_LO 0x000000c0
798
799 #define REG_A3XX_RBBM_PERFCTR_UCHE_3_HI 0x000000c1
800
801 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_LO 0x000000c2
802
803 #define REG_A3XX_RBBM_PERFCTR_UCHE_4_HI 0x000000c3
804
805 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_LO 0x000000c4
806
807 #define REG_A3XX_RBBM_PERFCTR_UCHE_5_HI 0x000000c5
808
809 #define REG_A3XX_RBBM_PERFCTR_TP_0_LO 0x000000c6
810
811 #define REG_A3XX_RBBM_PERFCTR_TP_0_HI 0x000000c7
812
813 #define REG_A3XX_RBBM_PERFCTR_TP_1_LO 0x000000c8
814
815 #define REG_A3XX_RBBM_PERFCTR_TP_1_HI 0x000000c9
816
817 #define REG_A3XX_RBBM_PERFCTR_TP_2_LO 0x000000ca
818
819 #define REG_A3XX_RBBM_PERFCTR_TP_2_HI 0x000000cb
820
821 #define REG_A3XX_RBBM_PERFCTR_TP_3_LO 0x000000cc
822
823 #define REG_A3XX_RBBM_PERFCTR_TP_3_HI 0x000000cd
824
825 #define REG_A3XX_RBBM_PERFCTR_TP_4_LO 0x000000ce
826
827 #define REG_A3XX_RBBM_PERFCTR_TP_4_HI 0x000000cf
828
829 #define REG_A3XX_RBBM_PERFCTR_TP_5_LO 0x000000d0
830
831 #define REG_A3XX_RBBM_PERFCTR_TP_5_HI 0x000000d1
832
833 #define REG_A3XX_RBBM_PERFCTR_SP_0_LO 0x000000d2
834
835 #define REG_A3XX_RBBM_PERFCTR_SP_0_HI 0x000000d3
836
837 #define REG_A3XX_RBBM_PERFCTR_SP_1_LO 0x000000d4
838
839 #define REG_A3XX_RBBM_PERFCTR_SP_1_HI 0x000000d5
840
841 #define REG_A3XX_RBBM_PERFCTR_SP_2_LO 0x000000d6
842
843 #define REG_A3XX_RBBM_PERFCTR_SP_2_HI 0x000000d7
844
845 #define REG_A3XX_RBBM_PERFCTR_SP_3_LO 0x000000d8
846
847 #define REG_A3XX_RBBM_PERFCTR_SP_3_HI 0x000000d9
848
849 #define REG_A3XX_RBBM_PERFCTR_SP_4_LO 0x000000da
850
851 #define REG_A3XX_RBBM_PERFCTR_SP_4_HI 0x000000db
852
853 #define REG_A3XX_RBBM_PERFCTR_SP_5_LO 0x000000dc
854
855 #define REG_A3XX_RBBM_PERFCTR_SP_5_HI 0x000000dd
856
857 #define REG_A3XX_RBBM_PERFCTR_SP_6_LO 0x000000de
858
859 #define REG_A3XX_RBBM_PERFCTR_SP_6_HI 0x000000df
860
861 #define REG_A3XX_RBBM_PERFCTR_SP_7_LO 0x000000e0
862
863 #define REG_A3XX_RBBM_PERFCTR_SP_7_HI 0x000000e1
864
865 #define REG_A3XX_RBBM_PERFCTR_RB_0_LO 0x000000e2
866
867 #define REG_A3XX_RBBM_PERFCTR_RB_0_HI 0x000000e3
868
869 #define REG_A3XX_RBBM_PERFCTR_RB_1_LO 0x000000e4
870
871 #define REG_A3XX_RBBM_PERFCTR_RB_1_HI 0x000000e5
872
873 #define REG_A3XX_RBBM_PERFCTR_PWR_0_LO 0x000000ea
874
875 #define REG_A3XX_RBBM_PERFCTR_PWR_0_HI 0x000000eb
876
877 #define REG_A3XX_RBBM_PERFCTR_PWR_1_LO 0x000000ec
878
879 #define REG_A3XX_RBBM_PERFCTR_PWR_1_HI 0x000000ed
880
881 #define REG_A3XX_RBBM_RBBM_CTL 0x00000100
882
883 #define REG_A3XX_RBBM_DEBUG_BUS_CTL 0x00000111
884
885 #define REG_A3XX_RBBM_DEBUG_BUS_DATA_STATUS 0x00000112
886
887 #define REG_A3XX_CP_PFP_UCODE_ADDR 0x000001c9
888
889 #define REG_A3XX_CP_PFP_UCODE_DATA 0x000001ca
890
891 #define REG_A3XX_CP_ROQ_ADDR 0x000001cc
892
893 #define REG_A3XX_CP_ROQ_DATA 0x000001cd
894
895 #define REG_A3XX_CP_MERCIU_ADDR 0x000001d1
896
897 #define REG_A3XX_CP_MERCIU_DATA 0x000001d2
898
899 #define REG_A3XX_CP_MERCIU_DATA2 0x000001d3
900
901 #define REG_A3XX_CP_MEQ_ADDR 0x000001da
902
903 #define REG_A3XX_CP_MEQ_DATA 0x000001db
904
905 #define REG_A3XX_CP_WFI_PEND_CTR 0x000001f5
906
907 #define REG_A3XX_RBBM_PM_OVERRIDE2 0x0000039d
908
909 #define REG_A3XX_CP_PERFCOUNTER_SELECT 0x00000445
910
911 #define REG_A3XX_CP_HW_FAULT 0x0000045c
912
913 #define REG_A3XX_CP_PROTECT_CTRL 0x0000045e
914
915 #define REG_A3XX_CP_PROTECT_STATUS 0x0000045f
916
REG_A3XX_CP_PROTECT(uint32_t i0)917 static inline uint32_t REG_A3XX_CP_PROTECT(uint32_t i0) { return 0x00000460 + 0x1*i0; }
918
REG_A3XX_CP_PROTECT_REG(uint32_t i0)919 static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460 + 0x1*i0; }
920
921 #define REG_A3XX_CP_AHB_FAULT 0x0000054d
922
923 #define REG_A3XX_SQ_GPR_MANAGEMENT 0x00000d00
924
925 #define REG_A3XX_SQ_INST_STORE_MANAGMENT 0x00000d02
926
927 #define REG_A3XX_TP0_CHICKEN 0x00000e1e
928
929 #define REG_A3XX_SP_GLOBAL_MEM_SIZE 0x00000e22
930
931 #define REG_A3XX_SP_GLOBAL_MEM_ADDR 0x00000e23
932
933 #define REG_A3XX_GRAS_CL_CLIP_CNTL 0x00002040
934 #define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER 0x00001000
935 #define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
936 #define A3XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE 0x00020000
937 #define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE 0x00080000
938 #define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE 0x00100000
939 #define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE 0x00200000
940 #define A3XX_GRAS_CL_CLIP_CNTL_ZERO_GB_SCALE_Z 0x00400000
941 #define A3XX_GRAS_CL_CLIP_CNTL_ZCOORD 0x00800000
942 #define A3XX_GRAS_CL_CLIP_CNTL_WCOORD 0x01000000
943 #define A3XX_GRAS_CL_CLIP_CNTL_ZCLIP_DISABLE 0x02000000
944 #define A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES__MASK 0x1c000000
945 #define A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES__SHIFT 26
A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES(uint32_t val)946 static inline uint32_t A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES(uint32_t val)
947 {
948 return ((val) << A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES__SHIFT) & A3XX_GRAS_CL_CLIP_CNTL_NUM_USER_CLIP_PLANES__MASK;
949 }
950
951 #define REG_A3XX_GRAS_CL_GB_CLIP_ADJ 0x00002044
952 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
953 #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)954 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
955 {
956 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
957 }
958 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
959 #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)960 static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
961 {
962 return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
963 }
964
965 #define REG_A3XX_GRAS_CL_VPORT_XOFFSET 0x00002048
966 #define A3XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff
967 #define A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0
A3XX_GRAS_CL_VPORT_XOFFSET(float val)968 static inline uint32_t A3XX_GRAS_CL_VPORT_XOFFSET(float val)
969 {
970 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_XOFFSET__MASK;
971 }
972
973 #define REG_A3XX_GRAS_CL_VPORT_XSCALE 0x00002049
974 #define A3XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff
975 #define A3XX_GRAS_CL_VPORT_XSCALE__SHIFT 0
A3XX_GRAS_CL_VPORT_XSCALE(float val)976 static inline uint32_t A3XX_GRAS_CL_VPORT_XSCALE(float val)
977 {
978 return ((fui(val)) << A3XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_XSCALE__MASK;
979 }
980
981 #define REG_A3XX_GRAS_CL_VPORT_YOFFSET 0x0000204a
982 #define A3XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff
983 #define A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0
A3XX_GRAS_CL_VPORT_YOFFSET(float val)984 static inline uint32_t A3XX_GRAS_CL_VPORT_YOFFSET(float val)
985 {
986 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_YOFFSET__MASK;
987 }
988
989 #define REG_A3XX_GRAS_CL_VPORT_YSCALE 0x0000204b
990 #define A3XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff
991 #define A3XX_GRAS_CL_VPORT_YSCALE__SHIFT 0
A3XX_GRAS_CL_VPORT_YSCALE(float val)992 static inline uint32_t A3XX_GRAS_CL_VPORT_YSCALE(float val)
993 {
994 return ((fui(val)) << A3XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_YSCALE__MASK;
995 }
996
997 #define REG_A3XX_GRAS_CL_VPORT_ZOFFSET 0x0000204c
998 #define A3XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff
999 #define A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0
A3XX_GRAS_CL_VPORT_ZOFFSET(float val)1000 static inline uint32_t A3XX_GRAS_CL_VPORT_ZOFFSET(float val)
1001 {
1002 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_ZOFFSET__MASK;
1003 }
1004
1005 #define REG_A3XX_GRAS_CL_VPORT_ZSCALE 0x0000204d
1006 #define A3XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff
1007 #define A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0
A3XX_GRAS_CL_VPORT_ZSCALE(float val)1008 static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val)
1009 {
1010 return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_ZSCALE__MASK;
1011 }
1012
1013 #define REG_A3XX_GRAS_SU_POINT_MINMAX 0x00002068
1014 #define A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
1015 #define A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
A3XX_GRAS_SU_POINT_MINMAX_MIN(float val)1016 static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MIN(float val)
1017 {
1018 return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
1019 }
1020 #define A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
1021 #define A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
A3XX_GRAS_SU_POINT_MINMAX_MAX(float val)1022 static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MAX(float val)
1023 {
1024 return ((((uint32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
1025 }
1026
1027 #define REG_A3XX_GRAS_SU_POINT_SIZE 0x00002069
1028 #define A3XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
1029 #define A3XX_GRAS_SU_POINT_SIZE__SHIFT 0
A3XX_GRAS_SU_POINT_SIZE(float val)1030 static inline uint32_t A3XX_GRAS_SU_POINT_SIZE(float val)
1031 {
1032 return ((((int32_t)(val * 16.0))) << A3XX_GRAS_SU_POINT_SIZE__SHIFT) & A3XX_GRAS_SU_POINT_SIZE__MASK;
1033 }
1034
1035 #define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000206c
1036 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK 0x00ffffff
1037 #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT 0
A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val)1038 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val)
1039 {
1040 return ((((int32_t)(val * 1048576.0))) << A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK;
1041 }
1042
1043 #define REG_A3XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000206d
1044 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
1045 #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)1046 static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
1047 {
1048 return ((((int32_t)(val * 64.0))) << A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
1049 }
1050
1051 #define REG_A3XX_GRAS_SU_MODE_CONTROL 0x00002070
1052 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
1053 #define A3XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
1054 #define A3XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
1055 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
1056 #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)1057 static inline uint32_t A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
1058 {
1059 return ((((int32_t)(val * 4.0))) << A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
1060 }
1061 #define A3XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
1062
1063 #define REG_A3XX_GRAS_SC_CONTROL 0x00002072
1064 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x000000f0
1065 #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 4
A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)1066 static inline uint32_t A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
1067 {
1068 return ((val) << A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
1069 }
1070 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000f00
1071 #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 8
A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val)1072 static inline uint32_t A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val)
1073 {
1074 return ((val) << A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
1075 }
1076 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
1077 #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)1078 static inline uint32_t A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
1079 {
1080 return ((val) << A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
1081 }
1082
1083 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_TL 0x00002074
1084 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
1085 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
1086 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)1087 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
1088 {
1089 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
1090 }
1091 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
1092 #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)1093 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
1094 {
1095 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
1096 }
1097
1098 #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_BR 0x00002075
1099 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
1100 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
1101 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)1102 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
1103 {
1104 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
1105 }
1106 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
1107 #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)1108 static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
1109 {
1110 return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
1111 }
1112
1113 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_TL 0x00002079
1114 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
1115 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
1116 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)1117 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
1118 {
1119 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
1120 }
1121 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
1122 #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)1123 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
1124 {
1125 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
1126 }
1127
1128 #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000207a
1129 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
1130 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
1131 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)1132 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
1133 {
1134 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
1135 }
1136 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
1137 #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)1138 static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
1139 {
1140 return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
1141 }
1142
1143 #define REG_A3XX_RB_MODE_CONTROL 0x000020c0
1144 #define A3XX_RB_MODE_CONTROL_GMEM_BYPASS 0x00000080
1145 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK 0x00000700
1146 #define A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT 8
A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val)1147 static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
1148 {
1149 return ((val) << A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT) & A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK;
1150 }
1151 #define A3XX_RB_MODE_CONTROL_MRT__MASK 0x00003000
1152 #define A3XX_RB_MODE_CONTROL_MRT__SHIFT 12
A3XX_RB_MODE_CONTROL_MRT(uint32_t val)1153 static inline uint32_t A3XX_RB_MODE_CONTROL_MRT(uint32_t val)
1154 {
1155 return ((val) << A3XX_RB_MODE_CONTROL_MRT__SHIFT) & A3XX_RB_MODE_CONTROL_MRT__MASK;
1156 }
1157 #define A3XX_RB_MODE_CONTROL_MARB_CACHE_SPLIT_MODE 0x00008000
1158 #define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE 0x00010000
1159
1160 #define REG_A3XX_RB_RENDER_CONTROL 0x000020c1
1161 #define A3XX_RB_RENDER_CONTROL_DUAL_COLOR_IN_ENABLE 0x00000001
1162 #define A3XX_RB_RENDER_CONTROL_YUV_IN_ENABLE 0x00000002
1163 #define A3XX_RB_RENDER_CONTROL_COV_VALUE_INPUT_ENABLE 0x00000004
1164 #define A3XX_RB_RENDER_CONTROL_FACENESS 0x00000008
1165 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK 0x00000ff0
1166 #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT 4
A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)1167 static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
1168 {
1169 return ((val >> 5) << A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT) & A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK;
1170 }
1171 #define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00001000
1172 #define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM 0x00002000
1173 #define A3XX_RB_RENDER_CONTROL_XCOORD 0x00004000
1174 #define A3XX_RB_RENDER_CONTROL_YCOORD 0x00008000
1175 #define A3XX_RB_RENDER_CONTROL_ZCOORD 0x00010000
1176 #define A3XX_RB_RENDER_CONTROL_WCOORD 0x00020000
1177 #define A3XX_RB_RENDER_CONTROL_I_CLAMP_ENABLE 0x00080000
1178 #define A3XX_RB_RENDER_CONTROL_COV_VALUE_OUTPUT_ENABLE 0x00100000
1179 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST 0x00400000
1180 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK 0x07000000
1181 #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT 24
A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)1182 static inline uint32_t A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
1183 {
1184 return ((val) << A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK;
1185 }
1186 #define A3XX_RB_RENDER_CONTROL_ALPHA_TO_COVERAGE 0x40000000
1187 #define A3XX_RB_RENDER_CONTROL_ALPHA_TO_ONE 0x80000000
1188
1189 #define REG_A3XX_RB_MSAA_CONTROL 0x000020c2
1190 #define A3XX_RB_MSAA_CONTROL_DISABLE 0x00000400
1191 #define A3XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000f000
1192 #define A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 12
A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val)1193 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val)
1194 {
1195 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLES__MASK;
1196 }
1197 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK 0xffff0000
1198 #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT 16
A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val)1199 static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val)
1200 {
1201 return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK;
1202 }
1203
1204 #define REG_A3XX_RB_ALPHA_REF 0x000020c3
1205 #define A3XX_RB_ALPHA_REF_UINT__MASK 0x0000ff00
1206 #define A3XX_RB_ALPHA_REF_UINT__SHIFT 8
A3XX_RB_ALPHA_REF_UINT(uint32_t val)1207 static inline uint32_t A3XX_RB_ALPHA_REF_UINT(uint32_t val)
1208 {
1209 return ((val) << A3XX_RB_ALPHA_REF_UINT__SHIFT) & A3XX_RB_ALPHA_REF_UINT__MASK;
1210 }
1211 #define A3XX_RB_ALPHA_REF_FLOAT__MASK 0xffff0000
1212 #define A3XX_RB_ALPHA_REF_FLOAT__SHIFT 16
A3XX_RB_ALPHA_REF_FLOAT(float val)1213 static inline uint32_t A3XX_RB_ALPHA_REF_FLOAT(float val)
1214 {
1215 return ((util_float_to_half(val)) << A3XX_RB_ALPHA_REF_FLOAT__SHIFT) & A3XX_RB_ALPHA_REF_FLOAT__MASK;
1216 }
1217
REG_A3XX_RB_MRT(uint32_t i0)1218 static inline uint32_t REG_A3XX_RB_MRT(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
1219
REG_A3XX_RB_MRT_CONTROL(uint32_t i0)1220 static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
1221 #define A3XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
1222 #define A3XX_RB_MRT_CONTROL_BLEND 0x00000010
1223 #define A3XX_RB_MRT_CONTROL_BLEND2 0x00000020
1224 #define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00
1225 #define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8
A3XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)1226 static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
1227 {
1228 return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK;
1229 }
1230 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK 0x00003000
1231 #define A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT 12
A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)1232 static inline uint32_t A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
1233 {
1234 return ((val) << A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT) & A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK;
1235 }
1236 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
1237 #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)1238 static inline uint32_t A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
1239 {
1240 return ((val) << A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
1241 }
1242
REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0)1243 static inline uint32_t REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020c5 + 0x4*i0; }
1244 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
1245 #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val)1246 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val)
1247 {
1248 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
1249 }
1250 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0
1251 #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6
A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val)1252 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val)
1253 {
1254 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
1255 }
1256 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00000c00
1257 #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 10
A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)1258 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
1259 {
1260 return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
1261 }
1262 #define A3XX_RB_MRT_BUF_INFO_COLOR_SRGB 0x00004000
1263 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0xfffe0000
1264 #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 17
A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)1265 static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
1266 {
1267 return ((val >> 5) << A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
1268 }
1269
REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0)1270 static inline uint32_t REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0) { return 0x000020c6 + 0x4*i0; }
1271 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK 0xfffffff0
1272 #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT 4
A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val)1273 static inline uint32_t A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val)
1274 {
1275 return ((val >> 5) << A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT) & A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK;
1276 }
1277
REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0)1278 static inline uint32_t REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020c7 + 0x4*i0; }
1279 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
1280 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)1281 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
1282 {
1283 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
1284 }
1285 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
1286 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)1287 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
1288 {
1289 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
1290 }
1291 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
1292 #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)1293 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
1294 {
1295 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
1296 }
1297 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
1298 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)1299 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
1300 {
1301 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
1302 }
1303 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
1304 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)1305 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
1306 {
1307 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
1308 }
1309 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
1310 #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)1311 static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
1312 {
1313 return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
1314 }
1315 #define A3XX_RB_MRT_BLEND_CONTROL_CLAMP_ENABLE 0x20000000
1316
1317 #define REG_A3XX_RB_BLEND_RED 0x000020e4
1318 #define A3XX_RB_BLEND_RED_UINT__MASK 0x000000ff
1319 #define A3XX_RB_BLEND_RED_UINT__SHIFT 0
A3XX_RB_BLEND_RED_UINT(uint32_t val)1320 static inline uint32_t A3XX_RB_BLEND_RED_UINT(uint32_t val)
1321 {
1322 return ((val) << A3XX_RB_BLEND_RED_UINT__SHIFT) & A3XX_RB_BLEND_RED_UINT__MASK;
1323 }
1324 #define A3XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
1325 #define A3XX_RB_BLEND_RED_FLOAT__SHIFT 16
A3XX_RB_BLEND_RED_FLOAT(float val)1326 static inline uint32_t A3XX_RB_BLEND_RED_FLOAT(float val)
1327 {
1328 return ((util_float_to_half(val)) << A3XX_RB_BLEND_RED_FLOAT__SHIFT) & A3XX_RB_BLEND_RED_FLOAT__MASK;
1329 }
1330
1331 #define REG_A3XX_RB_BLEND_GREEN 0x000020e5
1332 #define A3XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
1333 #define A3XX_RB_BLEND_GREEN_UINT__SHIFT 0
A3XX_RB_BLEND_GREEN_UINT(uint32_t val)1334 static inline uint32_t A3XX_RB_BLEND_GREEN_UINT(uint32_t val)
1335 {
1336 return ((val) << A3XX_RB_BLEND_GREEN_UINT__SHIFT) & A3XX_RB_BLEND_GREEN_UINT__MASK;
1337 }
1338 #define A3XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
1339 #define A3XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
A3XX_RB_BLEND_GREEN_FLOAT(float val)1340 static inline uint32_t A3XX_RB_BLEND_GREEN_FLOAT(float val)
1341 {
1342 return ((util_float_to_half(val)) << A3XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A3XX_RB_BLEND_GREEN_FLOAT__MASK;
1343 }
1344
1345 #define REG_A3XX_RB_BLEND_BLUE 0x000020e6
1346 #define A3XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
1347 #define A3XX_RB_BLEND_BLUE_UINT__SHIFT 0
A3XX_RB_BLEND_BLUE_UINT(uint32_t val)1348 static inline uint32_t A3XX_RB_BLEND_BLUE_UINT(uint32_t val)
1349 {
1350 return ((val) << A3XX_RB_BLEND_BLUE_UINT__SHIFT) & A3XX_RB_BLEND_BLUE_UINT__MASK;
1351 }
1352 #define A3XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
1353 #define A3XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
A3XX_RB_BLEND_BLUE_FLOAT(float val)1354 static inline uint32_t A3XX_RB_BLEND_BLUE_FLOAT(float val)
1355 {
1356 return ((util_float_to_half(val)) << A3XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A3XX_RB_BLEND_BLUE_FLOAT__MASK;
1357 }
1358
1359 #define REG_A3XX_RB_BLEND_ALPHA 0x000020e7
1360 #define A3XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
1361 #define A3XX_RB_BLEND_ALPHA_UINT__SHIFT 0
A3XX_RB_BLEND_ALPHA_UINT(uint32_t val)1362 static inline uint32_t A3XX_RB_BLEND_ALPHA_UINT(uint32_t val)
1363 {
1364 return ((val) << A3XX_RB_BLEND_ALPHA_UINT__SHIFT) & A3XX_RB_BLEND_ALPHA_UINT__MASK;
1365 }
1366 #define A3XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
1367 #define A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
A3XX_RB_BLEND_ALPHA_FLOAT(float val)1368 static inline uint32_t A3XX_RB_BLEND_ALPHA_FLOAT(float val)
1369 {
1370 return ((util_float_to_half(val)) << A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A3XX_RB_BLEND_ALPHA_FLOAT__MASK;
1371 }
1372
1373 #define REG_A3XX_RB_CLEAR_COLOR_DW0 0x000020e8
1374
1375 #define REG_A3XX_RB_CLEAR_COLOR_DW1 0x000020e9
1376
1377 #define REG_A3XX_RB_CLEAR_COLOR_DW2 0x000020ea
1378
1379 #define REG_A3XX_RB_CLEAR_COLOR_DW3 0x000020eb
1380
1381 #define REG_A3XX_RB_COPY_CONTROL 0x000020ec
1382 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
1383 #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)1384 static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
1385 {
1386 return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
1387 }
1388 #define A3XX_RB_COPY_CONTROL_DEPTHCLEAR 0x00000008
1389 #define A3XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
1390 #define A3XX_RB_COPY_CONTROL_MODE__SHIFT 4
A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)1391 static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
1392 {
1393 return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK;
1394 }
1395 #define A3XX_RB_COPY_CONTROL_MSAA_SRGB_DOWNSAMPLE 0x00000080
1396 #define A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
1397 #define A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
A3XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)1398 static inline uint32_t A3XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
1399 {
1400 return ((val) << A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
1401 }
1402 #define A3XX_RB_COPY_CONTROL_DEPTH32_RESOLVE 0x00001000
1403 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
1404 #define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)1405 static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
1406 {
1407 return ((val >> 14) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
1408 }
1409
1410 #define REG_A3XX_RB_COPY_DEST_BASE 0x000020ed
1411 #define A3XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0
1412 #define A3XX_RB_COPY_DEST_BASE_BASE__SHIFT 4
A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val)1413 static inline uint32_t A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
1414 {
1415 return ((val >> 5) << A3XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A3XX_RB_COPY_DEST_BASE_BASE__MASK;
1416 }
1417
1418 #define REG_A3XX_RB_COPY_DEST_PITCH 0x000020ee
1419 #define A3XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
1420 #define A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)1421 static inline uint32_t A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
1422 {
1423 return ((val >> 5) << A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A3XX_RB_COPY_DEST_PITCH_PITCH__MASK;
1424 }
1425
1426 #define REG_A3XX_RB_COPY_DEST_INFO 0x000020ef
1427 #define A3XX_RB_COPY_DEST_INFO_TILE__MASK 0x00000003
1428 #define A3XX_RB_COPY_DEST_INFO_TILE__SHIFT 0
A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val)1429 static inline uint32_t A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val)
1430 {
1431 return ((val) << A3XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A3XX_RB_COPY_DEST_INFO_TILE__MASK;
1432 }
1433 #define A3XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
1434 #define A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val)1435 static inline uint32_t A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val)
1436 {
1437 return ((val) << A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A3XX_RB_COPY_DEST_INFO_FORMAT__MASK;
1438 }
1439 #define A3XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
1440 #define A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)1441 static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
1442 {
1443 return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK;
1444 }
1445 #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
1446 #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
A3XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)1447 static inline uint32_t A3XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
1448 {
1449 return ((val) << A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
1450 }
1451 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
1452 #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)1453 static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
1454 {
1455 return ((val) << A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
1456 }
1457 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
1458 #define A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)1459 static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
1460 {
1461 return ((val) << A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
1462 }
1463
1464 #define REG_A3XX_RB_DEPTH_CONTROL 0x00002100
1465 #define A3XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
1466 #define A3XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
1467 #define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
1468 #define A3XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00000008
1469 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
1470 #define A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)1471 static inline uint32_t A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
1472 {
1473 return ((val) << A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
1474 }
1475 #define A3XX_RB_DEPTH_CONTROL_Z_CLAMP_ENABLE 0x00000080
1476 #define A3XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
1477
1478 #define REG_A3XX_RB_DEPTH_CLEAR 0x00002101
1479
1480 #define REG_A3XX_RB_DEPTH_INFO 0x00002102
1481 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000003
1482 #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)1483 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
1484 {
1485 return ((val) << A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
1486 }
1487 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff800
1488 #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 11
A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)1489 static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
1490 {
1491 return ((val >> 12) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
1492 }
1493
1494 #define REG_A3XX_RB_DEPTH_PITCH 0x00002103
1495 #define A3XX_RB_DEPTH_PITCH__MASK 0xffffffff
1496 #define A3XX_RB_DEPTH_PITCH__SHIFT 0
A3XX_RB_DEPTH_PITCH(uint32_t val)1497 static inline uint32_t A3XX_RB_DEPTH_PITCH(uint32_t val)
1498 {
1499 return ((val >> 3) << A3XX_RB_DEPTH_PITCH__SHIFT) & A3XX_RB_DEPTH_PITCH__MASK;
1500 }
1501
1502 #define REG_A3XX_RB_STENCIL_CONTROL 0x00002104
1503 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
1504 #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
1505 #define A3XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
1506 #define A3XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
1507 #define A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)1508 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
1509 {
1510 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC__MASK;
1511 }
1512 #define A3XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
1513 #define A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)1514 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
1515 {
1516 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL__MASK;
1517 }
1518 #define A3XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
1519 #define A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)1520 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
1521 {
1522 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS__MASK;
1523 }
1524 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
1525 #define A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)1526 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
1527 {
1528 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
1529 }
1530 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
1531 #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)1532 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
1533 {
1534 return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
1535 }
1536 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
1537 #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)1538 static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
1539 {
1540 return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
1541 }
1542 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
1543 #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)1544 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
1545 {
1546 return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
1547 }
1548 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
1549 #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)1550 static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
1551 {
1552 return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
1553 }
1554
1555 #define REG_A3XX_RB_STENCIL_CLEAR 0x00002105
1556
1557 #define REG_A3XX_RB_STENCIL_INFO 0x00002106
1558 #define A3XX_RB_STENCIL_INFO_STENCIL_BASE__MASK 0xfffff800
1559 #define A3XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT 11
A3XX_RB_STENCIL_INFO_STENCIL_BASE(uint32_t val)1560 static inline uint32_t A3XX_RB_STENCIL_INFO_STENCIL_BASE(uint32_t val)
1561 {
1562 return ((val >> 12) << A3XX_RB_STENCIL_INFO_STENCIL_BASE__SHIFT) & A3XX_RB_STENCIL_INFO_STENCIL_BASE__MASK;
1563 }
1564
1565 #define REG_A3XX_RB_STENCIL_PITCH 0x00002107
1566 #define A3XX_RB_STENCIL_PITCH__MASK 0xffffffff
1567 #define A3XX_RB_STENCIL_PITCH__SHIFT 0
A3XX_RB_STENCIL_PITCH(uint32_t val)1568 static inline uint32_t A3XX_RB_STENCIL_PITCH(uint32_t val)
1569 {
1570 return ((val >> 3) << A3XX_RB_STENCIL_PITCH__SHIFT) & A3XX_RB_STENCIL_PITCH__MASK;
1571 }
1572
1573 #define REG_A3XX_RB_STENCILREFMASK 0x00002108
1574 #define A3XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
1575 #define A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)1576 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
1577 {
1578 return ((val) << A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILREF__MASK;
1579 }
1580 #define A3XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
1581 #define A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)1582 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
1583 {
1584 return ((val) << A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILMASK__MASK;
1585 }
1586 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
1587 #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)1588 static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
1589 {
1590 return ((val) << A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
1591 }
1592
1593 #define REG_A3XX_RB_STENCILREFMASK_BF 0x00002109
1594 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
1595 #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)1596 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
1597 {
1598 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
1599 }
1600 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
1601 #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)1602 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
1603 {
1604 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
1605 }
1606 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
1607 #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)1608 static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
1609 {
1610 return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
1611 }
1612
1613 #define REG_A3XX_RB_LRZ_VSC_CONTROL 0x0000210c
1614 #define A3XX_RB_LRZ_VSC_CONTROL_BINNING_ENABLE 0x00000002
1615
1616 #define REG_A3XX_RB_WINDOW_OFFSET 0x0000210e
1617 #define A3XX_RB_WINDOW_OFFSET_X__MASK 0x0000ffff
1618 #define A3XX_RB_WINDOW_OFFSET_X__SHIFT 0
A3XX_RB_WINDOW_OFFSET_X(uint32_t val)1619 static inline uint32_t A3XX_RB_WINDOW_OFFSET_X(uint32_t val)
1620 {
1621 return ((val) << A3XX_RB_WINDOW_OFFSET_X__SHIFT) & A3XX_RB_WINDOW_OFFSET_X__MASK;
1622 }
1623 #define A3XX_RB_WINDOW_OFFSET_Y__MASK 0xffff0000
1624 #define A3XX_RB_WINDOW_OFFSET_Y__SHIFT 16
A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)1625 static inline uint32_t A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)
1626 {
1627 return ((val) << A3XX_RB_WINDOW_OFFSET_Y__SHIFT) & A3XX_RB_WINDOW_OFFSET_Y__MASK;
1628 }
1629
1630 #define REG_A3XX_RB_SAMPLE_COUNT_CONTROL 0x00002110
1631 #define A3XX_RB_SAMPLE_COUNT_CONTROL_RESET 0x00000001
1632 #define A3XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
1633
1634 #define REG_A3XX_RB_SAMPLE_COUNT_ADDR 0x00002111
1635
1636 #define REG_A3XX_RB_Z_CLAMP_MIN 0x00002114
1637
1638 #define REG_A3XX_RB_Z_CLAMP_MAX 0x00002115
1639
1640 #define REG_A3XX_VGT_BIN_BASE 0x000021e1
1641
1642 #define REG_A3XX_VGT_BIN_SIZE 0x000021e2
1643
1644 #define REG_A3XX_PC_VSTREAM_CONTROL 0x000021e4
1645 #define A3XX_PC_VSTREAM_CONTROL_SIZE__MASK 0x003f0000
1646 #define A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT 16
A3XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)1647 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
1648 {
1649 return ((val) << A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A3XX_PC_VSTREAM_CONTROL_SIZE__MASK;
1650 }
1651 #define A3XX_PC_VSTREAM_CONTROL_N__MASK 0x07c00000
1652 #define A3XX_PC_VSTREAM_CONTROL_N__SHIFT 22
A3XX_PC_VSTREAM_CONTROL_N(uint32_t val)1653 static inline uint32_t A3XX_PC_VSTREAM_CONTROL_N(uint32_t val)
1654 {
1655 return ((val) << A3XX_PC_VSTREAM_CONTROL_N__SHIFT) & A3XX_PC_VSTREAM_CONTROL_N__MASK;
1656 }
1657
1658 #define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL 0x000021ea
1659
1660 #define REG_A3XX_PC_PRIM_VTX_CNTL 0x000021ec
1661 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK 0x0000001f
1662 #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT 0
A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val)1663 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val)
1664 {
1665 return ((val) << A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK;
1666 }
1667 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK 0x000000e0
1668 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT 5
A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)1669 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
1670 {
1671 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK;
1672 }
1673 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK 0x00000700
1674 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT 8
A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)1675 static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
1676 {
1677 return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK;
1678 }
1679 #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_ENABLE 0x00001000
1680 #define A3XX_PC_PRIM_VTX_CNTL_PRIMITIVE_RESTART 0x00100000
1681 #define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
1682 #define A3XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
1683
1684 #define REG_A3XX_PC_RESTART_INDEX 0x000021ed
1685
1686 #define REG_A3XX_HLSQ_CONTROL_0_REG 0x00002200
1687 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000030
1688 #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)1689 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
1690 {
1691 return ((val) << A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
1692 }
1693 #define A3XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
1694 #define A3XX_HLSQ_CONTROL_0_REG_COMPUTEMODE 0x00000100
1695 #define A3XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
1696 #define A3XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
1697 #define A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC__MASK 0x00fff000
1698 #define A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC__SHIFT 12
A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC(uint32_t val)1699 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC(uint32_t val)
1700 {
1701 return ((val) << A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_CYCLETIMEOUTLIMITVPC__MASK;
1702 }
1703 #define A3XX_HLSQ_CONTROL_0_REG_FSONLYTEX 0x02000000
1704 #define A3XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
1705 #define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK 0x08000000
1706 #define A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT 27
A3XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)1707 static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_CONSTMODE(uint32_t val)
1708 {
1709 return ((val) << A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_CONSTMODE__MASK;
1710 }
1711 #define A3XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
1712 #define A3XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
1713 #define A3XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
1714 #define A3XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
1715
1716 #define REG_A3XX_HLSQ_CONTROL_1_REG 0x00002201
1717 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x000000c0
1718 #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)1719 static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
1720 {
1721 return ((val) << A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
1722 }
1723 #define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
1724 #define A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID__MASK 0x00ff0000
1725 #define A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID__SHIFT 16
A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID(uint32_t val)1726 static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID(uint32_t val)
1727 {
1728 return ((val) << A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDXYREGID__MASK;
1729 }
1730 #define A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID__MASK 0xff000000
1731 #define A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID__SHIFT 24
A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID(uint32_t val)1732 static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID(uint32_t val)
1733 {
1734 return ((val) << A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_FRAGCOORDZWREGID__MASK;
1735 }
1736
1737 #define REG_A3XX_HLSQ_CONTROL_2_REG 0x00002202
1738 #define A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID__MASK 0x000003fc
1739 #define A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID__SHIFT 2
A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID(uint32_t val)1740 static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID(uint32_t val)
1741 {
1742 return ((val) << A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_FACENESSREGID__MASK;
1743 }
1744 #define A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID__MASK 0x03fc0000
1745 #define A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID__SHIFT 18
A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID(uint32_t val)1746 static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID(uint32_t val)
1747 {
1748 return ((val) << A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_COVVALUEREGID__MASK;
1749 }
1750 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
1751 #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)1752 static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
1753 {
1754 return ((val) << A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
1755 }
1756
1757 #define REG_A3XX_HLSQ_CONTROL_3_REG 0x00002203
1758 #define A3XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
1759 #define A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
A3XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)1760 static inline uint32_t A3XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
1761 {
1762 return ((val) << A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A3XX_HLSQ_CONTROL_3_REG_REGID__MASK;
1763 }
1764
1765 #define REG_A3XX_HLSQ_VS_CONTROL_REG 0x00002204
1766 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x000003ff
1767 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)1768 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1769 {
1770 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
1771 }
1772 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x001ff000
1773 #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)1774 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1775 {
1776 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1777 }
1778 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1779 #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)1780 static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1781 {
1782 return ((val) << A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
1783 }
1784
1785 #define REG_A3XX_HLSQ_FS_CONTROL_REG 0x00002205
1786 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x000003ff
1787 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)1788 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
1789 {
1790 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
1791 }
1792 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x001ff000
1793 #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)1794 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
1795 {
1796 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
1797 }
1798 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
1799 #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)1800 static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
1801 {
1802 return ((val) << A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
1803 }
1804
1805 #define REG_A3XX_HLSQ_CONST_VSPRESV_RANGE_REG 0x00002206
1806 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK 0x000001ff
1807 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val)1808 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1809 {
1810 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK;
1811 }
1812 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK 0x01ff0000
1813 #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val)1814 static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1815 {
1816 return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK;
1817 }
1818
1819 #define REG_A3XX_HLSQ_CONST_FSPRESV_RANGE_REG 0x00002207
1820 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK 0x000001ff
1821 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val)1822 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
1823 {
1824 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK;
1825 }
1826 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK 0x01ff0000
1827 #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)1828 static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
1829 {
1830 return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK;
1831 }
1832
1833 #define REG_A3XX_HLSQ_CL_NDRANGE_0_REG 0x0000220a
1834 #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK 0x00000003
1835 #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT 0
A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM(uint32_t val)1836 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM(uint32_t val)
1837 {
1838 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK;
1839 }
1840 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK 0x00000ffc
1841 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT 2
A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0(uint32_t val)1842 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0(uint32_t val)
1843 {
1844 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK;
1845 }
1846 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK 0x003ff000
1847 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT 12
A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1(uint32_t val)1848 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1(uint32_t val)
1849 {
1850 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK;
1851 }
1852 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK 0xffc00000
1853 #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT 22
A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2(uint32_t val)1854 static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2(uint32_t val)
1855 {
1856 return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK;
1857 }
1858
REG_A3XX_HLSQ_CL_GLOBAL_WORK(uint32_t i0)1859 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK(uint32_t i0) { return 0x0000220b + 0x2*i0; }
1860
REG_A3XX_HLSQ_CL_GLOBAL_WORK_SIZE(uint32_t i0)1861 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_SIZE(uint32_t i0) { return 0x0000220b + 0x2*i0; }
1862
REG_A3XX_HLSQ_CL_GLOBAL_WORK_OFFSET(uint32_t i0)1863 static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_OFFSET(uint32_t i0) { return 0x0000220c + 0x2*i0; }
1864
1865 #define REG_A3XX_HLSQ_CL_CONTROL_0_REG 0x00002211
1866
1867 #define REG_A3XX_HLSQ_CL_CONTROL_1_REG 0x00002212
1868
1869 #define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG 0x00002214
1870
REG_A3XX_HLSQ_CL_KERNEL_GROUP(uint32_t i0)1871 static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP(uint32_t i0) { return 0x00002215 + 0x1*i0; }
1872
REG_A3XX_HLSQ_CL_KERNEL_GROUP_RATIO(uint32_t i0)1873 static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP_RATIO(uint32_t i0) { return 0x00002215 + 0x1*i0; }
1874
1875 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Y_REG 0x00002216
1876
1877 #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Z_REG 0x00002217
1878
1879 #define REG_A3XX_HLSQ_CL_WG_OFFSET_REG 0x0000221a
1880
1881 #define REG_A3XX_VFD_CONTROL_0 0x00002240
1882 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x0003ffff
1883 #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)1884 static inline uint32_t A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
1885 {
1886 return ((val) << A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
1887 }
1888 #define A3XX_VFD_CONTROL_0_PACKETSIZE__MASK 0x003c0000
1889 #define A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT 18
A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val)1890 static inline uint32_t A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val)
1891 {
1892 return ((val) << A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT) & A3XX_VFD_CONTROL_0_PACKETSIZE__MASK;
1893 }
1894 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x07c00000
1895 #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 22
A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)1896 static inline uint32_t A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
1897 {
1898 return ((val) << A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
1899 }
1900 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xf8000000
1901 #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 27
A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)1902 static inline uint32_t A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
1903 {
1904 return ((val) << A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
1905 }
1906
1907 #define REG_A3XX_VFD_CONTROL_1 0x00002241
1908 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000000f
1909 #define A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)1910 static inline uint32_t A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
1911 {
1912 return ((val) << A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
1913 }
1914 #define A3XX_VFD_CONTROL_1_MAXTHRESHOLD__MASK 0x000000f0
1915 #define A3XX_VFD_CONTROL_1_MAXTHRESHOLD__SHIFT 4
A3XX_VFD_CONTROL_1_MAXTHRESHOLD(uint32_t val)1916 static inline uint32_t A3XX_VFD_CONTROL_1_MAXTHRESHOLD(uint32_t val)
1917 {
1918 return ((val) << A3XX_VFD_CONTROL_1_MAXTHRESHOLD__SHIFT) & A3XX_VFD_CONTROL_1_MAXTHRESHOLD__MASK;
1919 }
1920 #define A3XX_VFD_CONTROL_1_MINTHRESHOLD__MASK 0x00000f00
1921 #define A3XX_VFD_CONTROL_1_MINTHRESHOLD__SHIFT 8
A3XX_VFD_CONTROL_1_MINTHRESHOLD(uint32_t val)1922 static inline uint32_t A3XX_VFD_CONTROL_1_MINTHRESHOLD(uint32_t val)
1923 {
1924 return ((val) << A3XX_VFD_CONTROL_1_MINTHRESHOLD__SHIFT) & A3XX_VFD_CONTROL_1_MINTHRESHOLD__MASK;
1925 }
1926 #define A3XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
1927 #define A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)1928 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
1929 {
1930 return ((val) << A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A3XX_VFD_CONTROL_1_REGID4VTX__MASK;
1931 }
1932 #define A3XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
1933 #define A3XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val)1934 static inline uint32_t A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
1935 {
1936 return ((val) << A3XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A3XX_VFD_CONTROL_1_REGID4INST__MASK;
1937 }
1938
1939 #define REG_A3XX_VFD_INDEX_MIN 0x00002242
1940
1941 #define REG_A3XX_VFD_INDEX_MAX 0x00002243
1942
1943 #define REG_A3XX_VFD_INSTANCEID_OFFSET 0x00002244
1944
1945 #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
1946
1947 #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
1948
REG_A3XX_VFD_FETCH(uint32_t i0)1949 static inline uint32_t REG_A3XX_VFD_FETCH(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1950
REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0)1951 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x00002246 + 0x2*i0; }
1952 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
1953 #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)1954 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
1955 {
1956 return ((val) << A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
1957 }
1958 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0000ff80
1959 #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)1960 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
1961 {
1962 return ((val) << A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
1963 }
1964 #define A3XX_VFD_FETCH_INSTR_0_INSTANCED 0x00010000
1965 #define A3XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00020000
1966 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK 0x00fc0000
1967 #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT 18
A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val)1968 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val)
1969 {
1970 return ((val) << A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK;
1971 }
1972 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000
1973 #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24
A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)1974 static inline uint32_t A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
1975 {
1976 return ((val) << A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
1977 }
1978
REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0)1979 static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x00002247 + 0x2*i0; }
1980
REG_A3XX_VFD_DECODE(uint32_t i0)1981 static inline uint32_t REG_A3XX_VFD_DECODE(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1982
REG_A3XX_VFD_DECODE_INSTR(uint32_t i0)1983 static inline uint32_t REG_A3XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x00002266 + 0x1*i0; }
1984 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
1985 #define A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)1986 static inline uint32_t A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
1987 {
1988 return ((val) << A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
1989 }
1990 #define A3XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
1991 #define A3XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
1992 #define A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val)1993 static inline uint32_t A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val)
1994 {
1995 return ((val) << A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A3XX_VFD_DECODE_INSTR_FORMAT__MASK;
1996 }
1997 #define A3XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
1998 #define A3XX_VFD_DECODE_INSTR_REGID__SHIFT 12
A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)1999 static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)
2000 {
2001 return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK;
2002 }
2003 #define A3XX_VFD_DECODE_INSTR_INT 0x00100000
2004 #define A3XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
2005 #define A3XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
A3XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)2006 static inline uint32_t A3XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
2007 {
2008 return ((val) << A3XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A3XX_VFD_DECODE_INSTR_SWAP__MASK;
2009 }
2010 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
2011 #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)2012 static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
2013 {
2014 return ((val) << A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
2015 }
2016 #define A3XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
2017 #define A3XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
2018
2019 #define REG_A3XX_VFD_VS_THREADING_THRESHOLD 0x0000227e
2020 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK 0x0000000f
2021 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT 0
A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val)2022 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val)
2023 {
2024 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK;
2025 }
2026 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK 0x0000ff00
2027 #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT 8
A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val)2028 static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val)
2029 {
2030 return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK;
2031 }
2032
2033 #define REG_A3XX_VPC_ATTR 0x00002280
2034 #define A3XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
2035 #define A3XX_VPC_ATTR_TOTALATTR__SHIFT 0
A3XX_VPC_ATTR_TOTALATTR(uint32_t val)2036 static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val)
2037 {
2038 return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK;
2039 }
2040 #define A3XX_VPC_ATTR_PSIZE 0x00000200
2041 #define A3XX_VPC_ATTR_THRDASSIGN__MASK 0x0ffff000
2042 #define A3XX_VPC_ATTR_THRDASSIGN__SHIFT 12
A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)2043 static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)
2044 {
2045 return ((val) << A3XX_VPC_ATTR_THRDASSIGN__SHIFT) & A3XX_VPC_ATTR_THRDASSIGN__MASK;
2046 }
2047 #define A3XX_VPC_ATTR_LMSIZE__MASK 0xf0000000
2048 #define A3XX_VPC_ATTR_LMSIZE__SHIFT 28
A3XX_VPC_ATTR_LMSIZE(uint32_t val)2049 static inline uint32_t A3XX_VPC_ATTR_LMSIZE(uint32_t val)
2050 {
2051 return ((val) << A3XX_VPC_ATTR_LMSIZE__SHIFT) & A3XX_VPC_ATTR_LMSIZE__MASK;
2052 }
2053
2054 #define REG_A3XX_VPC_PACK 0x00002281
2055 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
2056 #define A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)2057 static inline uint32_t A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
2058 {
2059 return ((val) << A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
2060 }
2061 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
2062 #define A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)2063 static inline uint32_t A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
2064 {
2065 return ((val) << A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
2066 }
2067
REG_A3XX_VPC_VARYING_INTERP(uint32_t i0)2068 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002282 + 0x1*i0; }
2069
REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0)2070 static inline uint32_t REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002282 + 0x1*i0; }
2071 #define A3XX_VPC_VARYING_INTERP_MODE_C0__MASK 0x00000003
2072 #define A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT 0
A3XX_VPC_VARYING_INTERP_MODE_C0(enum a3xx_intp_mode val)2073 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C0(enum a3xx_intp_mode val)
2074 {
2075 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C0__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C0__MASK;
2076 }
2077 #define A3XX_VPC_VARYING_INTERP_MODE_C1__MASK 0x0000000c
2078 #define A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT 2
A3XX_VPC_VARYING_INTERP_MODE_C1(enum a3xx_intp_mode val)2079 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C1(enum a3xx_intp_mode val)
2080 {
2081 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C1__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C1__MASK;
2082 }
2083 #define A3XX_VPC_VARYING_INTERP_MODE_C2__MASK 0x00000030
2084 #define A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT 4
A3XX_VPC_VARYING_INTERP_MODE_C2(enum a3xx_intp_mode val)2085 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C2(enum a3xx_intp_mode val)
2086 {
2087 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C2__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C2__MASK;
2088 }
2089 #define A3XX_VPC_VARYING_INTERP_MODE_C3__MASK 0x000000c0
2090 #define A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT 6
A3XX_VPC_VARYING_INTERP_MODE_C3(enum a3xx_intp_mode val)2091 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C3(enum a3xx_intp_mode val)
2092 {
2093 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C3__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C3__MASK;
2094 }
2095 #define A3XX_VPC_VARYING_INTERP_MODE_C4__MASK 0x00000300
2096 #define A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT 8
A3XX_VPC_VARYING_INTERP_MODE_C4(enum a3xx_intp_mode val)2097 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C4(enum a3xx_intp_mode val)
2098 {
2099 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C4__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C4__MASK;
2100 }
2101 #define A3XX_VPC_VARYING_INTERP_MODE_C5__MASK 0x00000c00
2102 #define A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT 10
A3XX_VPC_VARYING_INTERP_MODE_C5(enum a3xx_intp_mode val)2103 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C5(enum a3xx_intp_mode val)
2104 {
2105 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C5__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C5__MASK;
2106 }
2107 #define A3XX_VPC_VARYING_INTERP_MODE_C6__MASK 0x00003000
2108 #define A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT 12
A3XX_VPC_VARYING_INTERP_MODE_C6(enum a3xx_intp_mode val)2109 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C6(enum a3xx_intp_mode val)
2110 {
2111 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C6__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C6__MASK;
2112 }
2113 #define A3XX_VPC_VARYING_INTERP_MODE_C7__MASK 0x0000c000
2114 #define A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT 14
A3XX_VPC_VARYING_INTERP_MODE_C7(enum a3xx_intp_mode val)2115 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C7(enum a3xx_intp_mode val)
2116 {
2117 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C7__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C7__MASK;
2118 }
2119 #define A3XX_VPC_VARYING_INTERP_MODE_C8__MASK 0x00030000
2120 #define A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT 16
A3XX_VPC_VARYING_INTERP_MODE_C8(enum a3xx_intp_mode val)2121 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C8(enum a3xx_intp_mode val)
2122 {
2123 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C8__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C8__MASK;
2124 }
2125 #define A3XX_VPC_VARYING_INTERP_MODE_C9__MASK 0x000c0000
2126 #define A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT 18
A3XX_VPC_VARYING_INTERP_MODE_C9(enum a3xx_intp_mode val)2127 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_C9(enum a3xx_intp_mode val)
2128 {
2129 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_C9__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_C9__MASK;
2130 }
2131 #define A3XX_VPC_VARYING_INTERP_MODE_CA__MASK 0x00300000
2132 #define A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT 20
A3XX_VPC_VARYING_INTERP_MODE_CA(enum a3xx_intp_mode val)2133 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CA(enum a3xx_intp_mode val)
2134 {
2135 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CA__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CA__MASK;
2136 }
2137 #define A3XX_VPC_VARYING_INTERP_MODE_CB__MASK 0x00c00000
2138 #define A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT 22
A3XX_VPC_VARYING_INTERP_MODE_CB(enum a3xx_intp_mode val)2139 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CB(enum a3xx_intp_mode val)
2140 {
2141 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CB__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CB__MASK;
2142 }
2143 #define A3XX_VPC_VARYING_INTERP_MODE_CC__MASK 0x03000000
2144 #define A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT 24
A3XX_VPC_VARYING_INTERP_MODE_CC(enum a3xx_intp_mode val)2145 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CC(enum a3xx_intp_mode val)
2146 {
2147 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CC__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CC__MASK;
2148 }
2149 #define A3XX_VPC_VARYING_INTERP_MODE_CD__MASK 0x0c000000
2150 #define A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT 26
A3XX_VPC_VARYING_INTERP_MODE_CD(enum a3xx_intp_mode val)2151 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CD(enum a3xx_intp_mode val)
2152 {
2153 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CD__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CD__MASK;
2154 }
2155 #define A3XX_VPC_VARYING_INTERP_MODE_CE__MASK 0x30000000
2156 #define A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT 28
A3XX_VPC_VARYING_INTERP_MODE_CE(enum a3xx_intp_mode val)2157 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CE(enum a3xx_intp_mode val)
2158 {
2159 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CE__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CE__MASK;
2160 }
2161 #define A3XX_VPC_VARYING_INTERP_MODE_CF__MASK 0xc0000000
2162 #define A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT 30
A3XX_VPC_VARYING_INTERP_MODE_CF(enum a3xx_intp_mode val)2163 static inline uint32_t A3XX_VPC_VARYING_INTERP_MODE_CF(enum a3xx_intp_mode val)
2164 {
2165 return ((val) << A3XX_VPC_VARYING_INTERP_MODE_CF__SHIFT) & A3XX_VPC_VARYING_INTERP_MODE_CF__MASK;
2166 }
2167
REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0)2168 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00002286 + 0x1*i0; }
2169
REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0)2170 static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00002286 + 0x1*i0; }
2171 #define A3XX_VPC_VARYING_PS_REPL_MODE_C0__MASK 0x00000003
2172 #define A3XX_VPC_VARYING_PS_REPL_MODE_C0__SHIFT 0
A3XX_VPC_VARYING_PS_REPL_MODE_C0(enum a3xx_repl_mode val)2173 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C0(enum a3xx_repl_mode val)
2174 {
2175 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C0__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C0__MASK;
2176 }
2177 #define A3XX_VPC_VARYING_PS_REPL_MODE_C1__MASK 0x0000000c
2178 #define A3XX_VPC_VARYING_PS_REPL_MODE_C1__SHIFT 2
A3XX_VPC_VARYING_PS_REPL_MODE_C1(enum a3xx_repl_mode val)2179 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C1(enum a3xx_repl_mode val)
2180 {
2181 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C1__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C1__MASK;
2182 }
2183 #define A3XX_VPC_VARYING_PS_REPL_MODE_C2__MASK 0x00000030
2184 #define A3XX_VPC_VARYING_PS_REPL_MODE_C2__SHIFT 4
A3XX_VPC_VARYING_PS_REPL_MODE_C2(enum a3xx_repl_mode val)2185 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C2(enum a3xx_repl_mode val)
2186 {
2187 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C2__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C2__MASK;
2188 }
2189 #define A3XX_VPC_VARYING_PS_REPL_MODE_C3__MASK 0x000000c0
2190 #define A3XX_VPC_VARYING_PS_REPL_MODE_C3__SHIFT 6
A3XX_VPC_VARYING_PS_REPL_MODE_C3(enum a3xx_repl_mode val)2191 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C3(enum a3xx_repl_mode val)
2192 {
2193 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C3__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C3__MASK;
2194 }
2195 #define A3XX_VPC_VARYING_PS_REPL_MODE_C4__MASK 0x00000300
2196 #define A3XX_VPC_VARYING_PS_REPL_MODE_C4__SHIFT 8
A3XX_VPC_VARYING_PS_REPL_MODE_C4(enum a3xx_repl_mode val)2197 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C4(enum a3xx_repl_mode val)
2198 {
2199 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C4__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C4__MASK;
2200 }
2201 #define A3XX_VPC_VARYING_PS_REPL_MODE_C5__MASK 0x00000c00
2202 #define A3XX_VPC_VARYING_PS_REPL_MODE_C5__SHIFT 10
A3XX_VPC_VARYING_PS_REPL_MODE_C5(enum a3xx_repl_mode val)2203 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C5(enum a3xx_repl_mode val)
2204 {
2205 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C5__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C5__MASK;
2206 }
2207 #define A3XX_VPC_VARYING_PS_REPL_MODE_C6__MASK 0x00003000
2208 #define A3XX_VPC_VARYING_PS_REPL_MODE_C6__SHIFT 12
A3XX_VPC_VARYING_PS_REPL_MODE_C6(enum a3xx_repl_mode val)2209 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C6(enum a3xx_repl_mode val)
2210 {
2211 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C6__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C6__MASK;
2212 }
2213 #define A3XX_VPC_VARYING_PS_REPL_MODE_C7__MASK 0x0000c000
2214 #define A3XX_VPC_VARYING_PS_REPL_MODE_C7__SHIFT 14
A3XX_VPC_VARYING_PS_REPL_MODE_C7(enum a3xx_repl_mode val)2215 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C7(enum a3xx_repl_mode val)
2216 {
2217 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C7__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C7__MASK;
2218 }
2219 #define A3XX_VPC_VARYING_PS_REPL_MODE_C8__MASK 0x00030000
2220 #define A3XX_VPC_VARYING_PS_REPL_MODE_C8__SHIFT 16
A3XX_VPC_VARYING_PS_REPL_MODE_C8(enum a3xx_repl_mode val)2221 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C8(enum a3xx_repl_mode val)
2222 {
2223 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C8__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C8__MASK;
2224 }
2225 #define A3XX_VPC_VARYING_PS_REPL_MODE_C9__MASK 0x000c0000
2226 #define A3XX_VPC_VARYING_PS_REPL_MODE_C9__SHIFT 18
A3XX_VPC_VARYING_PS_REPL_MODE_C9(enum a3xx_repl_mode val)2227 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_C9(enum a3xx_repl_mode val)
2228 {
2229 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_C9__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_C9__MASK;
2230 }
2231 #define A3XX_VPC_VARYING_PS_REPL_MODE_CA__MASK 0x00300000
2232 #define A3XX_VPC_VARYING_PS_REPL_MODE_CA__SHIFT 20
A3XX_VPC_VARYING_PS_REPL_MODE_CA(enum a3xx_repl_mode val)2233 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CA(enum a3xx_repl_mode val)
2234 {
2235 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CA__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CA__MASK;
2236 }
2237 #define A3XX_VPC_VARYING_PS_REPL_MODE_CB__MASK 0x00c00000
2238 #define A3XX_VPC_VARYING_PS_REPL_MODE_CB__SHIFT 22
A3XX_VPC_VARYING_PS_REPL_MODE_CB(enum a3xx_repl_mode val)2239 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CB(enum a3xx_repl_mode val)
2240 {
2241 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CB__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CB__MASK;
2242 }
2243 #define A3XX_VPC_VARYING_PS_REPL_MODE_CC__MASK 0x03000000
2244 #define A3XX_VPC_VARYING_PS_REPL_MODE_CC__SHIFT 24
A3XX_VPC_VARYING_PS_REPL_MODE_CC(enum a3xx_repl_mode val)2245 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CC(enum a3xx_repl_mode val)
2246 {
2247 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CC__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CC__MASK;
2248 }
2249 #define A3XX_VPC_VARYING_PS_REPL_MODE_CD__MASK 0x0c000000
2250 #define A3XX_VPC_VARYING_PS_REPL_MODE_CD__SHIFT 26
A3XX_VPC_VARYING_PS_REPL_MODE_CD(enum a3xx_repl_mode val)2251 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CD(enum a3xx_repl_mode val)
2252 {
2253 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CD__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CD__MASK;
2254 }
2255 #define A3XX_VPC_VARYING_PS_REPL_MODE_CE__MASK 0x30000000
2256 #define A3XX_VPC_VARYING_PS_REPL_MODE_CE__SHIFT 28
A3XX_VPC_VARYING_PS_REPL_MODE_CE(enum a3xx_repl_mode val)2257 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CE(enum a3xx_repl_mode val)
2258 {
2259 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CE__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CE__MASK;
2260 }
2261 #define A3XX_VPC_VARYING_PS_REPL_MODE_CF__MASK 0xc0000000
2262 #define A3XX_VPC_VARYING_PS_REPL_MODE_CF__SHIFT 30
A3XX_VPC_VARYING_PS_REPL_MODE_CF(enum a3xx_repl_mode val)2263 static inline uint32_t A3XX_VPC_VARYING_PS_REPL_MODE_CF(enum a3xx_repl_mode val)
2264 {
2265 return ((val) << A3XX_VPC_VARYING_PS_REPL_MODE_CF__SHIFT) & A3XX_VPC_VARYING_PS_REPL_MODE_CF__MASK;
2266 }
2267
2268 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_0 0x0000228a
2269
2270 #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_1 0x0000228b
2271
2272 #define REG_A3XX_SP_SP_CTRL_REG 0x000022c0
2273 #define A3XX_SP_SP_CTRL_REG_RESOLVE 0x00010000
2274 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK 0x00040000
2275 #define A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT 18
A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val)2276 static inline uint32_t A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val)
2277 {
2278 return ((val) << A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK;
2279 }
2280 #define A3XX_SP_SP_CTRL_REG_BINNING 0x00080000
2281 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK 0x00300000
2282 #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT 20
A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)2283 static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)
2284 {
2285 return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK;
2286 }
2287 #define A3XX_SP_SP_CTRL_REG_L0MODE__MASK 0x00c00000
2288 #define A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT 22
A3XX_SP_SP_CTRL_REG_L0MODE(uint32_t val)2289 static inline uint32_t A3XX_SP_SP_CTRL_REG_L0MODE(uint32_t val)
2290 {
2291 return ((val) << A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT) & A3XX_SP_SP_CTRL_REG_L0MODE__MASK;
2292 }
2293
2294 #define REG_A3XX_SP_VS_CTRL_REG0 0x000022c4
2295 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
2296 #define A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)2297 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
2298 {
2299 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
2300 }
2301 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
2302 #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)2303 static inline uint32_t A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
2304 {
2305 return ((val) << A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK;
2306 }
2307 #define A3XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
2308 #define A3XX_SP_VS_CTRL_REG0_ALUSCHMODE 0x00000008
2309 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
2310 #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)2311 static inline uint32_t A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
2312 {
2313 return ((val) << A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
2314 }
2315 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
2316 #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)2317 static inline uint32_t A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
2318 {
2319 return ((val) << A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
2320 }
2321 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
2322 #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)2323 static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
2324 {
2325 return ((val) << A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
2326 }
2327 #define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
2328 #define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK 0xff000000
2329 #define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT 24
A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)2330 static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)
2331 {
2332 return ((val) << A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG0_LENGTH__MASK;
2333 }
2334
2335 #define REG_A3XX_SP_VS_CTRL_REG1 0x000022c5
2336 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
2337 #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)2338 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
2339 {
2340 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
2341 }
2342 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
2343 #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)2344 static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
2345 {
2346 return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK;
2347 }
2348 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
2349 #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)2350 static inline uint32_t A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
2351 {
2352 return ((val) << A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
2353 }
2354
2355 #define REG_A3XX_SP_VS_PARAM_REG 0x000022c6
2356 #define A3XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
2357 #define A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)2358 static inline uint32_t A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
2359 {
2360 return ((val) << A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_POSREGID__MASK;
2361 }
2362 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
2363 #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)2364 static inline uint32_t A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
2365 {
2366 return ((val) << A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
2367 }
2368 #define A3XX_SP_VS_PARAM_REG_POS2DMODE 0x00010000
2369 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0x01f00000
2370 #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)2371 static inline uint32_t A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
2372 {
2373 return ((val) << A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
2374 }
2375
REG_A3XX_SP_VS_OUT(uint32_t i0)2376 static inline uint32_t REG_A3XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
2377
REG_A3XX_SP_VS_OUT_REG(uint32_t i0)2378 static inline uint32_t REG_A3XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
2379 #define A3XX_SP_VS_OUT_REG_A_REGID__MASK 0x000000ff
2380 #define A3XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val)2381 static inline uint32_t A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
2382 {
2383 return ((val) << A3XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_A_REGID__MASK;
2384 }
2385 #define A3XX_SP_VS_OUT_REG_A_HALF 0x00000100
2386 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
2387 #define A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)2388 static inline uint32_t A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
2389 {
2390 return ((val) << A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
2391 }
2392 #define A3XX_SP_VS_OUT_REG_B_REGID__MASK 0x00ff0000
2393 #define A3XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val)2394 static inline uint32_t A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
2395 {
2396 return ((val) << A3XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_B_REGID__MASK;
2397 }
2398 #define A3XX_SP_VS_OUT_REG_B_HALF 0x01000000
2399 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
2400 #define A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)2401 static inline uint32_t A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
2402 {
2403 return ((val) << A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
2404 }
2405
REG_A3XX_SP_VS_VPC_DST(uint32_t i0)2406 static inline uint32_t REG_A3XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
2407
REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0)2408 static inline uint32_t REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
2409 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x0000007f
2410 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)2411 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
2412 {
2413 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
2414 }
2415 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x00007f00
2416 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)2417 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
2418 {
2419 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
2420 }
2421 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x007f0000
2422 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)2423 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
2424 {
2425 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
2426 }
2427 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0x7f000000
2428 #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)2429 static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
2430 {
2431 return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
2432 }
2433
2434 #define REG_A3XX_SP_VS_OBJ_OFFSET_REG 0x000022d4
2435 #define A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__MASK 0x0000ffff
2436 #define A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__SHIFT 0
A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET(uint32_t val)2437 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET(uint32_t val)
2438 {
2439 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__MASK;
2440 }
2441 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
2442 #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)2443 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
2444 {
2445 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
2446 }
2447 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
2448 #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)2449 static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
2450 {
2451 return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
2452 }
2453
2454 #define REG_A3XX_SP_VS_OBJ_START_REG 0x000022d5
2455
2456 #define REG_A3XX_SP_VS_PVT_MEM_PARAM_REG 0x000022d6
2457 #define A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__MASK 0x000000ff
2458 #define A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__SHIFT 0
A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM(uint32_t val)2459 static inline uint32_t A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM(uint32_t val)
2460 {
2461 return ((val) << A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__SHIFT) & A3XX_SP_VS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__MASK;
2462 }
2463 #define A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__MASK 0x00ffff00
2464 #define A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__SHIFT 8
A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET(uint32_t val)2465 static inline uint32_t A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET(uint32_t val)
2466 {
2467 return ((val) << A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__SHIFT) & A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__MASK;
2468 }
2469 #define A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__MASK 0xff000000
2470 #define A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__SHIFT 24
A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD(uint32_t val)2471 static inline uint32_t A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD(uint32_t val)
2472 {
2473 return ((val) << A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__SHIFT) & A3XX_SP_VS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__MASK;
2474 }
2475
2476 #define REG_A3XX_SP_VS_PVT_MEM_ADDR_REG 0x000022d7
2477 #define A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN__MASK 0x0000001f
2478 #define A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN__SHIFT 0
A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN(uint32_t val)2479 static inline uint32_t A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN(uint32_t val)
2480 {
2481 return ((val) << A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN__SHIFT) & A3XX_SP_VS_PVT_MEM_ADDR_REG_BURSTLEN__MASK;
2482 }
2483 #define A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__MASK 0xffffffe0
2484 #define A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__SHIFT 5
A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS(uint32_t val)2485 static inline uint32_t A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS(uint32_t val)
2486 {
2487 return ((val >> 5) << A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__SHIFT) & A3XX_SP_VS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__MASK;
2488 }
2489
2490 #define REG_A3XX_SP_VS_PVT_MEM_SIZE_REG 0x000022d8
2491
2492 #define REG_A3XX_SP_VS_LENGTH_REG 0x000022df
2493 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
2494 #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT 0
A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val)2495 static inline uint32_t A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val)
2496 {
2497 return ((val) << A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK;
2498 }
2499
2500 #define REG_A3XX_SP_FS_CTRL_REG0 0x000022e0
2501 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
2502 #define A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)2503 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
2504 {
2505 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
2506 }
2507 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
2508 #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)2509 static inline uint32_t A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
2510 {
2511 return ((val) << A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK;
2512 }
2513 #define A3XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
2514 #define A3XX_SP_FS_CTRL_REG0_ALUSCHMODE 0x00000008
2515 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
2516 #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)2517 static inline uint32_t A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
2518 {
2519 return ((val) << A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
2520 }
2521 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0000fc00
2522 #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)2523 static inline uint32_t A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
2524 {
2525 return ((val) << A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
2526 }
2527 #define A3XX_SP_FS_CTRL_REG0_FSBYPASSENABLE 0x00020000
2528 #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP 0x00040000
2529 #define A3XX_SP_FS_CTRL_REG0_OUTORDERED 0x00080000
2530 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
2531 #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)2532 static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
2533 {
2534 return ((val) << A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
2535 }
2536 #define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
2537 #define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
2538 #define A3XX_SP_FS_CTRL_REG0_COMPUTEMODE 0x00800000
2539 #define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK 0xff000000
2540 #define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT 24
A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)2541 static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)
2542 {
2543 return ((val) << A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG0_LENGTH__MASK;
2544 }
2545
2546 #define REG_A3XX_SP_FS_CTRL_REG1 0x000022e1
2547 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
2548 #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)2549 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
2550 {
2551 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
2552 }
2553 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
2554 #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)2555 static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
2556 {
2557 return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK;
2558 }
2559 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x00f00000
2560 #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 20
A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)2561 static inline uint32_t A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
2562 {
2563 return ((val) << A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK;
2564 }
2565 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK 0x7f000000
2566 #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT 24
A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val)2567 static inline uint32_t A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val)
2568 {
2569 return ((val) << A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT) & A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK;
2570 }
2571
2572 #define REG_A3XX_SP_FS_OBJ_OFFSET_REG 0x000022e2
2573 #define A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__MASK 0x0000ffff
2574 #define A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__SHIFT 0
A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET(uint32_t val)2575 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET(uint32_t val)
2576 {
2577 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_FIRSTEXECINSTROFFSET__MASK;
2578 }
2579 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
2580 #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)2581 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
2582 {
2583 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
2584 }
2585 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
2586 #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)2587 static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
2588 {
2589 return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
2590 }
2591
2592 #define REG_A3XX_SP_FS_OBJ_START_REG 0x000022e3
2593
2594 #define REG_A3XX_SP_FS_PVT_MEM_PARAM_REG 0x000022e4
2595 #define A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__MASK 0x000000ff
2596 #define A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__SHIFT 0
A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM(uint32_t val)2597 static inline uint32_t A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM(uint32_t val)
2598 {
2599 return ((val) << A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__SHIFT) & A3XX_SP_FS_PVT_MEM_PARAM_REG_MEMSIZEPERITEM__MASK;
2600 }
2601 #define A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__MASK 0x00ffff00
2602 #define A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__SHIFT 8
A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET(uint32_t val)2603 static inline uint32_t A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET(uint32_t val)
2604 {
2605 return ((val) << A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__SHIFT) & A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKOFFSET__MASK;
2606 }
2607 #define A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__MASK 0xff000000
2608 #define A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__SHIFT 24
A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD(uint32_t val)2609 static inline uint32_t A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD(uint32_t val)
2610 {
2611 return ((val) << A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__SHIFT) & A3XX_SP_FS_PVT_MEM_PARAM_REG_HWSTACKSIZEPERTHREAD__MASK;
2612 }
2613
2614 #define REG_A3XX_SP_FS_PVT_MEM_ADDR_REG 0x000022e5
2615 #define A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN__MASK 0x0000001f
2616 #define A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN__SHIFT 0
A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN(uint32_t val)2617 static inline uint32_t A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN(uint32_t val)
2618 {
2619 return ((val) << A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN__SHIFT) & A3XX_SP_FS_PVT_MEM_ADDR_REG_BURSTLEN__MASK;
2620 }
2621 #define A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__MASK 0xffffffe0
2622 #define A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__SHIFT 5
A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS(uint32_t val)2623 static inline uint32_t A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS(uint32_t val)
2624 {
2625 return ((val >> 5) << A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__SHIFT) & A3XX_SP_FS_PVT_MEM_ADDR_REG_SHADERSTARTADDRESS__MASK;
2626 }
2627
2628 #define REG_A3XX_SP_FS_PVT_MEM_SIZE_REG 0x000022e6
2629
2630 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_0 0x000022e8
2631
2632 #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1 0x000022e9
2633
2634 #define REG_A3XX_SP_FS_OUTPUT_REG 0x000022ec
2635 #define A3XX_SP_FS_OUTPUT_REG_MRT__MASK 0x00000003
2636 #define A3XX_SP_FS_OUTPUT_REG_MRT__SHIFT 0
A3XX_SP_FS_OUTPUT_REG_MRT(uint32_t val)2637 static inline uint32_t A3XX_SP_FS_OUTPUT_REG_MRT(uint32_t val)
2638 {
2639 return ((val) << A3XX_SP_FS_OUTPUT_REG_MRT__SHIFT) & A3XX_SP_FS_OUTPUT_REG_MRT__MASK;
2640 }
2641 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
2642 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
2643 #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)2644 static inline uint32_t A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
2645 {
2646 return ((val) << A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
2647 }
2648
REG_A3XX_SP_FS_MRT(uint32_t i0)2649 static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
2650
REG_A3XX_SP_FS_MRT_REG(uint32_t i0)2651 static inline uint32_t REG_A3XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
2652 #define A3XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
2653 #define A3XX_SP_FS_MRT_REG_REGID__SHIFT 0
A3XX_SP_FS_MRT_REG_REGID(uint32_t val)2654 static inline uint32_t A3XX_SP_FS_MRT_REG_REGID(uint32_t val)
2655 {
2656 return ((val) << A3XX_SP_FS_MRT_REG_REGID__SHIFT) & A3XX_SP_FS_MRT_REG_REGID__MASK;
2657 }
2658 #define A3XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
2659 #define A3XX_SP_FS_MRT_REG_SINT 0x00000400
2660 #define A3XX_SP_FS_MRT_REG_UINT 0x00000800
2661
REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0)2662 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
2663
REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0)2664 static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
2665 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK 0x0000003f
2666 #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT 0
A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val)2667 static inline uint32_t A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val)
2668 {
2669 return ((val) << A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT) & A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK;
2670 }
2671
2672 #define REG_A3XX_SP_FS_LENGTH_REG 0x000022ff
2673 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
2674 #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT 0
A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val)2675 static inline uint32_t A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val)
2676 {
2677 return ((val) << A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK;
2678 }
2679
2680 #define REG_A3XX_PA_SC_AA_CONFIG 0x00002301
2681
2682 #define REG_A3XX_TPL1_TP_VS_TEX_OFFSET 0x00002340
2683 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
2684 #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)2685 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
2686 {
2687 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK;
2688 }
2689 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
2690 #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)2691 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
2692 {
2693 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK;
2694 }
2695 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
2696 #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val)2697 static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
2698 {
2699 return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK;
2700 }
2701
2702 #define REG_A3XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR 0x00002341
2703
2704 #define REG_A3XX_TPL1_TP_FS_TEX_OFFSET 0x00002342
2705 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
2706 #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)2707 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
2708 {
2709 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK;
2710 }
2711 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
2712 #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)2713 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
2714 {
2715 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK;
2716 }
2717 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
2718 #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)2719 static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
2720 {
2721 return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK;
2722 }
2723
2724 #define REG_A3XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR 0x00002343
2725
2726 #define REG_A3XX_VBIF_CLKON 0x00003001
2727
2728 #define REG_A3XX_VBIF_FIXED_SORT_EN 0x0000300c
2729
2730 #define REG_A3XX_VBIF_FIXED_SORT_SEL0 0x0000300d
2731
2732 #define REG_A3XX_VBIF_FIXED_SORT_SEL1 0x0000300e
2733
2734 #define REG_A3XX_VBIF_ABIT_SORT 0x0000301c
2735
2736 #define REG_A3XX_VBIF_ABIT_SORT_CONF 0x0000301d
2737
2738 #define REG_A3XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
2739
2740 #define REG_A3XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
2741
2742 #define REG_A3XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
2743
2744 #define REG_A3XX_VBIF_IN_WR_LIM_CONF0 0x00003030
2745
2746 #define REG_A3XX_VBIF_IN_WR_LIM_CONF1 0x00003031
2747
2748 #define REG_A3XX_VBIF_OUT_RD_LIM_CONF0 0x00003034
2749
2750 #define REG_A3XX_VBIF_OUT_WR_LIM_CONF0 0x00003035
2751
2752 #define REG_A3XX_VBIF_DDR_OUT_MAX_BURST 0x00003036
2753
2754 #define REG_A3XX_VBIF_ARB_CTL 0x0000303c
2755
2756 #define REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
2757
2758 #define REG_A3XX_VBIF_OUT_AXI_AMEMTYPE_CONF0 0x00003058
2759
2760 #define REG_A3XX_VBIF_OUT_AXI_AOOO_EN 0x0000305e
2761
2762 #define REG_A3XX_VBIF_OUT_AXI_AOOO 0x0000305f
2763
2764 #define REG_A3XX_VBIF_PERF_CNT_EN 0x00003070
2765 #define A3XX_VBIF_PERF_CNT_EN_CNT0 0x00000001
2766 #define A3XX_VBIF_PERF_CNT_EN_CNT1 0x00000002
2767 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT0 0x00000004
2768 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT1 0x00000008
2769 #define A3XX_VBIF_PERF_CNT_EN_PWRCNT2 0x00000010
2770
2771 #define REG_A3XX_VBIF_PERF_CNT_CLR 0x00003071
2772 #define A3XX_VBIF_PERF_CNT_CLR_CNT0 0x00000001
2773 #define A3XX_VBIF_PERF_CNT_CLR_CNT1 0x00000002
2774 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT0 0x00000004
2775 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT1 0x00000008
2776 #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT2 0x00000010
2777
2778 #define REG_A3XX_VBIF_PERF_CNT_SEL 0x00003072
2779
2780 #define REG_A3XX_VBIF_PERF_CNT0_LO 0x00003073
2781
2782 #define REG_A3XX_VBIF_PERF_CNT0_HI 0x00003074
2783
2784 #define REG_A3XX_VBIF_PERF_CNT1_LO 0x00003075
2785
2786 #define REG_A3XX_VBIF_PERF_CNT1_HI 0x00003076
2787
2788 #define REG_A3XX_VBIF_PERF_PWR_CNT0_LO 0x00003077
2789
2790 #define REG_A3XX_VBIF_PERF_PWR_CNT0_HI 0x00003078
2791
2792 #define REG_A3XX_VBIF_PERF_PWR_CNT1_LO 0x00003079
2793
2794 #define REG_A3XX_VBIF_PERF_PWR_CNT1_HI 0x0000307a
2795
2796 #define REG_A3XX_VBIF_PERF_PWR_CNT2_LO 0x0000307b
2797
2798 #define REG_A3XX_VBIF_PERF_PWR_CNT2_HI 0x0000307c
2799
2800 #define REG_A3XX_VSC_BIN_SIZE 0x00000c01
2801 #define A3XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
2802 #define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val)2803 static inline uint32_t A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
2804 {
2805 return ((val >> 5) << A3XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A3XX_VSC_BIN_SIZE_WIDTH__MASK;
2806 }
2807 #define A3XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
2808 #define A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)2809 static inline uint32_t A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
2810 {
2811 return ((val >> 5) << A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A3XX_VSC_BIN_SIZE_HEIGHT__MASK;
2812 }
2813
2814 #define REG_A3XX_VSC_SIZE_ADDRESS 0x00000c02
2815
REG_A3XX_VSC_PIPE(uint32_t i0)2816 static inline uint32_t REG_A3XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
2817
REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0)2818 static inline uint32_t REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
2819 #define A3XX_VSC_PIPE_CONFIG_X__MASK 0x000003ff
2820 #define A3XX_VSC_PIPE_CONFIG_X__SHIFT 0
A3XX_VSC_PIPE_CONFIG_X(uint32_t val)2821 static inline uint32_t A3XX_VSC_PIPE_CONFIG_X(uint32_t val)
2822 {
2823 return ((val) << A3XX_VSC_PIPE_CONFIG_X__SHIFT) & A3XX_VSC_PIPE_CONFIG_X__MASK;
2824 }
2825 #define A3XX_VSC_PIPE_CONFIG_Y__MASK 0x000ffc00
2826 #define A3XX_VSC_PIPE_CONFIG_Y__SHIFT 10
A3XX_VSC_PIPE_CONFIG_Y(uint32_t val)2827 static inline uint32_t A3XX_VSC_PIPE_CONFIG_Y(uint32_t val)
2828 {
2829 return ((val) << A3XX_VSC_PIPE_CONFIG_Y__SHIFT) & A3XX_VSC_PIPE_CONFIG_Y__MASK;
2830 }
2831 #define A3XX_VSC_PIPE_CONFIG_W__MASK 0x00f00000
2832 #define A3XX_VSC_PIPE_CONFIG_W__SHIFT 20
A3XX_VSC_PIPE_CONFIG_W(uint32_t val)2833 static inline uint32_t A3XX_VSC_PIPE_CONFIG_W(uint32_t val)
2834 {
2835 return ((val) << A3XX_VSC_PIPE_CONFIG_W__SHIFT) & A3XX_VSC_PIPE_CONFIG_W__MASK;
2836 }
2837 #define A3XX_VSC_PIPE_CONFIG_H__MASK 0x0f000000
2838 #define A3XX_VSC_PIPE_CONFIG_H__SHIFT 24
A3XX_VSC_PIPE_CONFIG_H(uint32_t val)2839 static inline uint32_t A3XX_VSC_PIPE_CONFIG_H(uint32_t val)
2840 {
2841 return ((val) << A3XX_VSC_PIPE_CONFIG_H__SHIFT) & A3XX_VSC_PIPE_CONFIG_H__MASK;
2842 }
2843
REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0)2844 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
2845
REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0)2846 static inline uint32_t REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
2847
2848 #define REG_A3XX_VSC_BIN_CONTROL 0x00000c3c
2849 #define A3XX_VSC_BIN_CONTROL_BINNING_ENABLE 0x00000001
2850
2851 #define REG_A3XX_UNKNOWN_0C3D 0x00000c3d
2852
2853 #define REG_A3XX_PC_PERFCOUNTER0_SELECT 0x00000c48
2854
2855 #define REG_A3XX_PC_PERFCOUNTER1_SELECT 0x00000c49
2856
2857 #define REG_A3XX_PC_PERFCOUNTER2_SELECT 0x00000c4a
2858
2859 #define REG_A3XX_PC_PERFCOUNTER3_SELECT 0x00000c4b
2860
2861 #define REG_A3XX_GRAS_TSE_DEBUG_ECO 0x00000c81
2862
2863 #define REG_A3XX_GRAS_PERFCOUNTER0_SELECT 0x00000c88
2864
2865 #define REG_A3XX_GRAS_PERFCOUNTER1_SELECT 0x00000c89
2866
2867 #define REG_A3XX_GRAS_PERFCOUNTER2_SELECT 0x00000c8a
2868
2869 #define REG_A3XX_GRAS_PERFCOUNTER3_SELECT 0x00000c8b
2870
REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0)2871 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2872
REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0)2873 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
2874
REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0)2875 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0) { return 0x00000ca1 + 0x4*i0; }
2876
REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0)2877 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0) { return 0x00000ca2 + 0x4*i0; }
2878
REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0)2879 static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0) { return 0x00000ca3 + 0x4*i0; }
2880
2881 #define REG_A3XX_RB_GMEM_BASE_ADDR 0x00000cc0
2882
2883 #define REG_A3XX_RB_DEBUG_ECO_CONTROLS_ADDR 0x00000cc1
2884
2885 #define REG_A3XX_RB_PERFCOUNTER0_SELECT 0x00000cc6
2886
2887 #define REG_A3XX_RB_PERFCOUNTER1_SELECT 0x00000cc7
2888
2889 #define REG_A3XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
2890 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
2891 #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)2892 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
2893 {
2894 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
2895 }
2896 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x0fffc000
2897 #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 14
A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)2898 static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
2899 {
2900 return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
2901 }
2902
2903 #define REG_A3XX_HLSQ_PERFCOUNTER0_SELECT 0x00000e00
2904
2905 #define REG_A3XX_HLSQ_PERFCOUNTER1_SELECT 0x00000e01
2906
2907 #define REG_A3XX_HLSQ_PERFCOUNTER2_SELECT 0x00000e02
2908
2909 #define REG_A3XX_HLSQ_PERFCOUNTER3_SELECT 0x00000e03
2910
2911 #define REG_A3XX_HLSQ_PERFCOUNTER4_SELECT 0x00000e04
2912
2913 #define REG_A3XX_HLSQ_PERFCOUNTER5_SELECT 0x00000e05
2914
2915 #define REG_A3XX_UNKNOWN_0E43 0x00000e43
2916
2917 #define REG_A3XX_VFD_PERFCOUNTER0_SELECT 0x00000e44
2918
2919 #define REG_A3XX_VFD_PERFCOUNTER1_SELECT 0x00000e45
2920
2921 #define REG_A3XX_VPC_VPC_DEBUG_RAM_SEL 0x00000e61
2922
2923 #define REG_A3XX_VPC_VPC_DEBUG_RAM_READ 0x00000e62
2924
2925 #define REG_A3XX_VPC_PERFCOUNTER0_SELECT 0x00000e64
2926
2927 #define REG_A3XX_VPC_PERFCOUNTER1_SELECT 0x00000e65
2928
2929 #define REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG 0x00000e82
2930
2931 #define REG_A3XX_UCHE_PERFCOUNTER0_SELECT 0x00000e84
2932
2933 #define REG_A3XX_UCHE_PERFCOUNTER1_SELECT 0x00000e85
2934
2935 #define REG_A3XX_UCHE_PERFCOUNTER2_SELECT 0x00000e86
2936
2937 #define REG_A3XX_UCHE_PERFCOUNTER3_SELECT 0x00000e87
2938
2939 #define REG_A3XX_UCHE_PERFCOUNTER4_SELECT 0x00000e88
2940
2941 #define REG_A3XX_UCHE_PERFCOUNTER5_SELECT 0x00000e89
2942
2943 #define REG_A3XX_UCHE_CACHE_INVALIDATE0_REG 0x00000ea0
2944 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK 0x0fffffff
2945 #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT 0
A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val)2946 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val)
2947 {
2948 return ((val) << A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK;
2949 }
2950
2951 #define REG_A3XX_UCHE_CACHE_INVALIDATE1_REG 0x00000ea1
2952 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK 0x0fffffff
2953 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT 0
A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val)2954 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val)
2955 {
2956 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK;
2957 }
2958 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK 0x30000000
2959 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT 28
A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val)2960 static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val)
2961 {
2962 return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK;
2963 }
2964 #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE 0x80000000
2965
2966 #define REG_A3XX_UNKNOWN_0EA6 0x00000ea6
2967
2968 #define REG_A3XX_SP_PERFCOUNTER0_SELECT 0x00000ec4
2969
2970 #define REG_A3XX_SP_PERFCOUNTER1_SELECT 0x00000ec5
2971
2972 #define REG_A3XX_SP_PERFCOUNTER2_SELECT 0x00000ec6
2973
2974 #define REG_A3XX_SP_PERFCOUNTER3_SELECT 0x00000ec7
2975
2976 #define REG_A3XX_SP_PERFCOUNTER4_SELECT 0x00000ec8
2977
2978 #define REG_A3XX_SP_PERFCOUNTER5_SELECT 0x00000ec9
2979
2980 #define REG_A3XX_SP_PERFCOUNTER6_SELECT 0x00000eca
2981
2982 #define REG_A3XX_SP_PERFCOUNTER7_SELECT 0x00000ecb
2983
2984 #define REG_A3XX_UNKNOWN_0EE0 0x00000ee0
2985
2986 #define REG_A3XX_UNKNOWN_0F03 0x00000f03
2987
2988 #define REG_A3XX_TP_PERFCOUNTER0_SELECT 0x00000f04
2989
2990 #define REG_A3XX_TP_PERFCOUNTER1_SELECT 0x00000f05
2991
2992 #define REG_A3XX_TP_PERFCOUNTER2_SELECT 0x00000f06
2993
2994 #define REG_A3XX_TP_PERFCOUNTER3_SELECT 0x00000f07
2995
2996 #define REG_A3XX_TP_PERFCOUNTER4_SELECT 0x00000f08
2997
2998 #define REG_A3XX_TP_PERFCOUNTER5_SELECT 0x00000f09
2999
3000 #define REG_A3XX_VGT_CL_INITIATOR 0x000021f0
3001
3002 #define REG_A3XX_VGT_EVENT_INITIATOR 0x000021f9
3003
3004 #define REG_A3XX_VGT_DRAW_INITIATOR 0x000021fc
3005 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
3006 #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)3007 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
3008 {
3009 return ((val) << A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
3010 }
3011 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
3012 #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)3013 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
3014 {
3015 return ((val) << A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
3016 }
3017 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK 0x00000600
3018 #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT 9
A3XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)3019 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
3020 {
3021 return ((val) << A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
3022 }
3023 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000800
3024 #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT 11
A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)3025 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
3026 {
3027 return ((val) << A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
3028 }
3029 #define A3XX_VGT_DRAW_INITIATOR_NOT_EOP 0x00001000
3030 #define A3XX_VGT_DRAW_INITIATOR_SMALL_INDEX 0x00002000
3031 #define A3XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE 0x00004000
3032 #define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK 0xff000000
3033 #define A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT 24
A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)3034 static inline uint32_t A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)
3035 {
3036 return ((val) << A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT) & A3XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK;
3037 }
3038
3039 #define REG_A3XX_VGT_IMMED_DATA 0x000021fd
3040
3041 #define REG_A3XX_TEX_SAMP_0 0x00000000
3042 #define A3XX_TEX_SAMP_0_CLAMPENABLE 0x00000001
3043 #define A3XX_TEX_SAMP_0_MIPFILTER_LINEAR 0x00000002
3044 #define A3XX_TEX_SAMP_0_XY_MAG__MASK 0x0000000c
3045 #define A3XX_TEX_SAMP_0_XY_MAG__SHIFT 2
A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val)3046 static inline uint32_t A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val)
3047 {
3048 return ((val) << A3XX_TEX_SAMP_0_XY_MAG__SHIFT) & A3XX_TEX_SAMP_0_XY_MAG__MASK;
3049 }
3050 #define A3XX_TEX_SAMP_0_XY_MIN__MASK 0x00000030
3051 #define A3XX_TEX_SAMP_0_XY_MIN__SHIFT 4
A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val)3052 static inline uint32_t A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val)
3053 {
3054 return ((val) << A3XX_TEX_SAMP_0_XY_MIN__SHIFT) & A3XX_TEX_SAMP_0_XY_MIN__MASK;
3055 }
3056 #define A3XX_TEX_SAMP_0_WRAP_S__MASK 0x000001c0
3057 #define A3XX_TEX_SAMP_0_WRAP_S__SHIFT 6
A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val)3058 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val)
3059 {
3060 return ((val) << A3XX_TEX_SAMP_0_WRAP_S__SHIFT) & A3XX_TEX_SAMP_0_WRAP_S__MASK;
3061 }
3062 #define A3XX_TEX_SAMP_0_WRAP_T__MASK 0x00000e00
3063 #define A3XX_TEX_SAMP_0_WRAP_T__SHIFT 9
A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val)3064 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val)
3065 {
3066 return ((val) << A3XX_TEX_SAMP_0_WRAP_T__SHIFT) & A3XX_TEX_SAMP_0_WRAP_T__MASK;
3067 }
3068 #define A3XX_TEX_SAMP_0_WRAP_R__MASK 0x00007000
3069 #define A3XX_TEX_SAMP_0_WRAP_R__SHIFT 12
A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)3070 static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)
3071 {
3072 return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK;
3073 }
3074 #define A3XX_TEX_SAMP_0_ANISO__MASK 0x00038000
3075 #define A3XX_TEX_SAMP_0_ANISO__SHIFT 15
A3XX_TEX_SAMP_0_ANISO(enum a3xx_tex_aniso val)3076 static inline uint32_t A3XX_TEX_SAMP_0_ANISO(enum a3xx_tex_aniso val)
3077 {
3078 return ((val) << A3XX_TEX_SAMP_0_ANISO__SHIFT) & A3XX_TEX_SAMP_0_ANISO__MASK;
3079 }
3080 #define A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK 0x00700000
3081 #define A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT 20
A3XX_TEX_SAMP_0_COMPARE_FUNC(enum adreno_compare_func val)3082 static inline uint32_t A3XX_TEX_SAMP_0_COMPARE_FUNC(enum adreno_compare_func val)
3083 {
3084 return ((val) << A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT) & A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK;
3085 }
3086 #define A3XX_TEX_SAMP_0_CUBEMAPSEAMLESSFILTOFF 0x01000000
3087 #define A3XX_TEX_SAMP_0_UNNORM_COORDS 0x80000000
3088
3089 #define REG_A3XX_TEX_SAMP_1 0x00000001
3090 #define A3XX_TEX_SAMP_1_LOD_BIAS__MASK 0x000007ff
3091 #define A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT 0
A3XX_TEX_SAMP_1_LOD_BIAS(float val)3092 static inline uint32_t A3XX_TEX_SAMP_1_LOD_BIAS(float val)
3093 {
3094 return ((((int32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_LOD_BIAS__SHIFT) & A3XX_TEX_SAMP_1_LOD_BIAS__MASK;
3095 }
3096 #define A3XX_TEX_SAMP_1_MAX_LOD__MASK 0x003ff000
3097 #define A3XX_TEX_SAMP_1_MAX_LOD__SHIFT 12
A3XX_TEX_SAMP_1_MAX_LOD(float val)3098 static inline uint32_t A3XX_TEX_SAMP_1_MAX_LOD(float val)
3099 {
3100 return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A3XX_TEX_SAMP_1_MAX_LOD__MASK;
3101 }
3102 #define A3XX_TEX_SAMP_1_MIN_LOD__MASK 0xffc00000
3103 #define A3XX_TEX_SAMP_1_MIN_LOD__SHIFT 22
A3XX_TEX_SAMP_1_MIN_LOD(float val)3104 static inline uint32_t A3XX_TEX_SAMP_1_MIN_LOD(float val)
3105 {
3106 return ((((uint32_t)(val * 64.0))) << A3XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A3XX_TEX_SAMP_1_MIN_LOD__MASK;
3107 }
3108
3109 #define REG_A3XX_TEX_CONST_0 0x00000000
3110 #define A3XX_TEX_CONST_0_TILED 0x00000001
3111 #define A3XX_TEX_CONST_0_SRGB 0x00000004
3112 #define A3XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
3113 #define A3XX_TEX_CONST_0_SWIZ_X__SHIFT 4
A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)3114 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)
3115 {
3116 return ((val) << A3XX_TEX_CONST_0_SWIZ_X__SHIFT) & A3XX_TEX_CONST_0_SWIZ_X__MASK;
3117 }
3118 #define A3XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
3119 #define A3XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val)3120 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val)
3121 {
3122 return ((val) << A3XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Y__MASK;
3123 }
3124 #define A3XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
3125 #define A3XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val)3126 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val)
3127 {
3128 return ((val) << A3XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Z__MASK;
3129 }
3130 #define A3XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
3131 #define A3XX_TEX_CONST_0_SWIZ_W__SHIFT 13
A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val)3132 static inline uint32_t A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val)
3133 {
3134 return ((val) << A3XX_TEX_CONST_0_SWIZ_W__SHIFT) & A3XX_TEX_CONST_0_SWIZ_W__MASK;
3135 }
3136 #define A3XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
3137 #define A3XX_TEX_CONST_0_MIPLVLS__SHIFT 16
A3XX_TEX_CONST_0_MIPLVLS(uint32_t val)3138 static inline uint32_t A3XX_TEX_CONST_0_MIPLVLS(uint32_t val)
3139 {
3140 return ((val) << A3XX_TEX_CONST_0_MIPLVLS__SHIFT) & A3XX_TEX_CONST_0_MIPLVLS__MASK;
3141 }
3142 #define A3XX_TEX_CONST_0_MSAATEX__MASK 0x00300000
3143 #define A3XX_TEX_CONST_0_MSAATEX__SHIFT 20
A3XX_TEX_CONST_0_MSAATEX(enum a3xx_tex_msaa val)3144 static inline uint32_t A3XX_TEX_CONST_0_MSAATEX(enum a3xx_tex_msaa val)
3145 {
3146 return ((val) << A3XX_TEX_CONST_0_MSAATEX__SHIFT) & A3XX_TEX_CONST_0_MSAATEX__MASK;
3147 }
3148 #define A3XX_TEX_CONST_0_FMT__MASK 0x1fc00000
3149 #define A3XX_TEX_CONST_0_FMT__SHIFT 22
A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)3150 static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)
3151 {
3152 return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK;
3153 }
3154 #define A3XX_TEX_CONST_0_NOCONVERT 0x20000000
3155 #define A3XX_TEX_CONST_0_TYPE__MASK 0xc0000000
3156 #define A3XX_TEX_CONST_0_TYPE__SHIFT 30
A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)3157 static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)
3158 {
3159 return ((val) << A3XX_TEX_CONST_0_TYPE__SHIFT) & A3XX_TEX_CONST_0_TYPE__MASK;
3160 }
3161
3162 #define REG_A3XX_TEX_CONST_1 0x00000001
3163 #define A3XX_TEX_CONST_1_HEIGHT__MASK 0x00003fff
3164 #define A3XX_TEX_CONST_1_HEIGHT__SHIFT 0
A3XX_TEX_CONST_1_HEIGHT(uint32_t val)3165 static inline uint32_t A3XX_TEX_CONST_1_HEIGHT(uint32_t val)
3166 {
3167 return ((val) << A3XX_TEX_CONST_1_HEIGHT__SHIFT) & A3XX_TEX_CONST_1_HEIGHT__MASK;
3168 }
3169 #define A3XX_TEX_CONST_1_WIDTH__MASK 0x0fffc000
3170 #define A3XX_TEX_CONST_1_WIDTH__SHIFT 14
A3XX_TEX_CONST_1_WIDTH(uint32_t val)3171 static inline uint32_t A3XX_TEX_CONST_1_WIDTH(uint32_t val)
3172 {
3173 return ((val) << A3XX_TEX_CONST_1_WIDTH__SHIFT) & A3XX_TEX_CONST_1_WIDTH__MASK;
3174 }
3175 #define A3XX_TEX_CONST_1_FETCHSIZE__MASK 0xf0000000
3176 #define A3XX_TEX_CONST_1_FETCHSIZE__SHIFT 28
A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val)3177 static inline uint32_t A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val)
3178 {
3179 return ((val) << A3XX_TEX_CONST_1_FETCHSIZE__SHIFT) & A3XX_TEX_CONST_1_FETCHSIZE__MASK;
3180 }
3181
3182 #define REG_A3XX_TEX_CONST_2 0x00000002
3183 #define A3XX_TEX_CONST_2_INDX__MASK 0x000001ff
3184 #define A3XX_TEX_CONST_2_INDX__SHIFT 0
A3XX_TEX_CONST_2_INDX(uint32_t val)3185 static inline uint32_t A3XX_TEX_CONST_2_INDX(uint32_t val)
3186 {
3187 return ((val) << A3XX_TEX_CONST_2_INDX__SHIFT) & A3XX_TEX_CONST_2_INDX__MASK;
3188 }
3189 #define A3XX_TEX_CONST_2_PITCH__MASK 0x3ffff000
3190 #define A3XX_TEX_CONST_2_PITCH__SHIFT 12
A3XX_TEX_CONST_2_PITCH(uint32_t val)3191 static inline uint32_t A3XX_TEX_CONST_2_PITCH(uint32_t val)
3192 {
3193 return ((val) << A3XX_TEX_CONST_2_PITCH__SHIFT) & A3XX_TEX_CONST_2_PITCH__MASK;
3194 }
3195 #define A3XX_TEX_CONST_2_SWAP__MASK 0xc0000000
3196 #define A3XX_TEX_CONST_2_SWAP__SHIFT 30
A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)3197 static inline uint32_t A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
3198 {
3199 return ((val) << A3XX_TEX_CONST_2_SWAP__SHIFT) & A3XX_TEX_CONST_2_SWAP__MASK;
3200 }
3201
3202 #define REG_A3XX_TEX_CONST_3 0x00000003
3203 #define A3XX_TEX_CONST_3_LAYERSZ1__MASK 0x0001ffff
3204 #define A3XX_TEX_CONST_3_LAYERSZ1__SHIFT 0
A3XX_TEX_CONST_3_LAYERSZ1(uint32_t val)3205 static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ1(uint32_t val)
3206 {
3207 return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ1__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ1__MASK;
3208 }
3209 #define A3XX_TEX_CONST_3_DEPTH__MASK 0x0ffe0000
3210 #define A3XX_TEX_CONST_3_DEPTH__SHIFT 17
A3XX_TEX_CONST_3_DEPTH(uint32_t val)3211 static inline uint32_t A3XX_TEX_CONST_3_DEPTH(uint32_t val)
3212 {
3213 return ((val) << A3XX_TEX_CONST_3_DEPTH__SHIFT) & A3XX_TEX_CONST_3_DEPTH__MASK;
3214 }
3215 #define A3XX_TEX_CONST_3_LAYERSZ2__MASK 0xf0000000
3216 #define A3XX_TEX_CONST_3_LAYERSZ2__SHIFT 28
A3XX_TEX_CONST_3_LAYERSZ2(uint32_t val)3217 static inline uint32_t A3XX_TEX_CONST_3_LAYERSZ2(uint32_t val)
3218 {
3219 return ((val >> 12) << A3XX_TEX_CONST_3_LAYERSZ2__SHIFT) & A3XX_TEX_CONST_3_LAYERSZ2__MASK;
3220 }
3221
3222
3223 #endif /* A3XX_XML */
3224