Home
last modified time | relevance | path

Searched refs:PACKET3_SET_CONTEXT_REG (Results 1 – 20 of 20) sorted by relevance

/Linux-v5.4/drivers/gpu/drm/amd/amdgpu/
Dsi_enums.h263 #define PACKET3_SET_CONTEXT_REG 0x69 macro
Dnvd.h273 #define PACKET3_SET_CONTEXT_REG 0x69 macro
Dsoc15d.h265 #define PACKET3_SET_CONTEXT_REG 0x69 macro
Dvid.h344 #define PACKET3_SET_CONTEXT_REG 0x69 macro
Dcikd.h462 #define PACKET3_SET_CONTEXT_REG 0x69 macro
Dgfx_v7_0.c2561 PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count)); in gfx_v7_0_cp_gfx_start()
2569 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2)); in gfx_v7_0_cp_gfx_start()
2580 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2)); in gfx_v7_0_cp_gfx_start()
3991 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count)); in gfx_v7_0_get_csb_buffer()
4001 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2)); in gfx_v7_0_get_csb_buffer()
Dgfx_v6_0.c2066 PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count)); in gfx_v6_0_cp_gfx_start()
2080 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2)); in gfx_v6_0_cp_gfx_start()
2900 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count)); in gfx_v6_0_get_csb_buffer()
2910 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1)); in gfx_v6_0_get_csb_buffer()
Dgfx_v10_0.c940 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count)); in gfx_v10_0_get_csb_buffer()
953 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1)); in gfx_v10_0_get_csb_buffer()
2690 PACKET3(PACKET3_SET_CONTEXT_REG, in gfx_v10_0_cp_gfx_start()
2702 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1)); in gfx_v10_0_cp_gfx_start()
Dsid.h1848 #define PACKET3_SET_CONTEXT_REG 0x69 macro
Dgfx_v8_0.c1265 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count)); in gfx_v8_0_get_csb_buffer()
1276 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2)); in gfx_v8_0_get_csb_buffer()
4226 PACKET3(PACKET3_SET_CONTEXT_REG, in gfx_v8_0_cp_gfx_start()
4236 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2)); in gfx_v8_0_cp_gfx_start()
Dgfx_v9_0.c1475 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count)); in gfx_v9_0_get_csb_buffer()
3169 PACKET3(PACKET3_SET_CONTEXT_REG, in gfx_v9_0_cp_gfx_start()
/Linux-v5.4/drivers/gpu/drm/radeon/
Dnid.h1272 #define PACKET3_SET_CONTEXT_REG 0x69 macro
Dsi.c3609 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2)); in si_cp_start()
4576 case PACKET3_SET_CONTEXT_REG: in si_vm_packet3_gfx_check()
4679 case PACKET3_SET_CONTEXT_REG: in si_vm_packet3_compute_check()
5737 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count)); in si_get_csb_buffer()
5747 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1)); in si_get_csb_buffer()
Dsid.h1785 #define PACKET3_SET_CONTEXT_REG 0x69 macro
Dcikd.h1928 #define PACKET3_SET_CONTEXT_REG 0x69 macro
Devergreen_cs.c2317 case PACKET3_SET_CONTEXT_REG: in evergreen_packet3_check()
3396 case PACKET3_SET_CONTEXT_REG: in evergreen_vm_packet3_check()
Devergreend.h1668 #define PACKET3_SET_CONTEXT_REG 0x69 macro
Dr600d.h1689 #define PACKET3_SET_CONTEXT_REG 0x69 macro
Dr600_cs.c1924 case PACKET3_SET_CONTEXT_REG: in r600_packet3_check()
Dcik.c4027 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2)); in cik_cp_gfx_start()
6736 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count)); in cik_get_csb_buffer()
6746 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2)); in cik_get_csb_buffer()