Home
last modified time | relevance | path

Searched refs:PACKET3_CLEAR_STATE (Results 1 – 20 of 20) sorted by relevance

/Linux-v5.4/drivers/gpu/drm/amd/amdgpu/
Dsi_enums.h176 #define PACKET3_CLEAR_STATE 0x12 macro
Dnvd.h59 #define PACKET3_CLEAR_STATE 0x12 macro
Dsoc15d.h84 #define PACKET3_CLEAR_STATE 0x12 macro
Dvid.h118 #define PACKET3_CLEAR_STATE 0x12 macro
Dcikd.h236 #define PACKET3_CLEAR_STATE 0x12 macro
Dsid.h1670 #define PACKET3_CLEAR_STATE 0x12 macro
Dgfx_v6_0.c2077 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v6_0_cp_gfx_start()
2917 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v6_0_get_csb_buffer()
Dgfx_v10_0.c960 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v10_0_get_csb_buffer()
2709 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v10_0_cp_gfx_start()
2727 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v10_0_cp_gfx_start()
Dgfx_v7_0.c2577 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v7_0_cp_gfx_start()
4030 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v7_0_get_csb_buffer()
Dgfx_v9_0.c1489 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v9_0_get_csb_buffer()
3182 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v9_0_cp_gfx_start()
Dgfx_v8_0.c1285 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v8_0_get_csb_buffer()
4244 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in gfx_v8_0_cp_gfx_start()
/Linux-v5.4/drivers/gpu/drm/radeon/
Dnid.h1164 #define PACKET3_CLEAR_STATE 0x12 macro
Dsi.c3606 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in si_cp_start()
3621 radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0)); in si_cp_start()
4541 case PACKET3_CLEAR_STATE: in si_vm_packet3_gfx_check()
4659 case PACKET3_CLEAR_STATE: in si_vm_packet3_compute_check()
5771 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in si_get_csb_buffer()
Dsid.h1607 #define PACKET3_CLEAR_STATE 0x12 macro
Dcikd.h1702 #define PACKET3_CLEAR_STATE 0x12 macro
Devergreen_cs.c1835 case PACKET3_CLEAR_STATE: in evergreen_packet3_check()
3365 case PACKET3_CLEAR_STATE: in evergreen_vm_packet3_check()
Devergreend.h1550 #define PACKET3_CLEAR_STATE 0x12 macro
Dni.c1588 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in cayman_cp_start()
Dcik.c4024 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in cik_cp_gfx_start()
6775 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); in cik_get_csb_buffer()
Devergreen.c3037 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); in evergreen_cp_start()