Home
last modified time | relevance | path

Searched refs:MCR_RTS (Results 1 – 9 of 9) sorted by relevance

/Linux-v5.4/drivers/usb/serial/
Dspcp8x5.c66 #define MCR_RTS 0x02 macro
310 priv->line_control |= MCR_RTS; in spcp8x5_set_termios()
424 priv->line_control |= MCR_RTS; in spcp8x5_tiocmset()
428 priv->line_control &= ~MCR_RTS; in spcp8x5_tiocmset()
455 | ((mcr & MCR_RTS) ? TIOCM_RTS : 0) in spcp8x5_tiocmget()
Dio_16654.h123 #define MCR_RTS 0x02 // Assert RTS macro
Dmos7840.c52 #define MCR_RTS 0x02 /* Assert RTS */ macro
1411 mos7840_port->shadowMCR &= ~MCR_RTS; in mos7840_throttle()
1452 mos7840_port->shadowMCR |= MCR_RTS; in mos7840_unthrottle()
1480 | ((mcr & MCR_RTS) ? TIOCM_RTS : 0) in mos7840_tiocmget()
1508 mcr &= ~MCR_RTS; in mos7840_tiocmset()
1515 mcr |= MCR_RTS; in mos7840_tiocmset()
1793 mos7840_port->shadowMCR |= (MCR_DTR | MCR_RTS); in mos7840_change_port_settings()
Dio_ti.c1528 status = ti_do_config(port, UMPC_SET_CLR_RTS, mcr & MCR_RTS); in restore_mcr()
1924 edge_port->shadow_mcr = MCR_RTS | MCR_DTR; in edge_open()
2203 edge_port->shadow_mcr &= ~MCR_RTS; in stop_read()
2221 edge_port->shadow_mcr |= MCR_RTS; in restart_read()
2393 mcr |= MCR_RTS; in edge_tiocmset()
2400 mcr &= ~MCR_RTS; in edge_tiocmset()
2427 | ((mcr & MCR_RTS) ? TIOCM_RTS: 0) /* 0x004 */ in edge_tiocmget()
Dio_edgeport.c1495 edge_port->shadowMCR &= ~MCR_RTS; in edge_throttle()
1532 edge_port->shadowMCR |= MCR_RTS; in edge_unthrottle()
1600 mcr |= MCR_RTS; in edge_tiocmset()
1607 mcr &= ~MCR_RTS; in edge_tiocmset()
1631 | ((mcr & MCR_RTS) ? TIOCM_RTS: 0) /* 0x004 */ in edge_tiocmget()
2583 edge_port->shadowMCR |= (MCR_DTR | MCR_RTS); in change_port_settings()
/Linux-v5.4/arch/sh/include/asm/
Dsmc37c93x.h132 #define MCR_RTS 0x0200 /* Request to Send */ macro
/Linux-v5.4/arch/arm/mach-pxa/include/mach/
Dregs-uart.h123 #define MCR_RTS (1 << 1) /* Request to Send */ macro
/Linux-v5.4/arch/mips/include/asm/netlogic/xlp-hal/
Duart.h73 #define MCR_RTS 0x02 macro
/Linux-v5.4/drivers/net/hamradio/
Dyam.c182 #define MCR_RTS 0x02 /* RTS output */ macro
225 #define PTT_ON (MCR_RTS|MCR_OUT2) /* activate PTT */
305 outb(MCR_DTR | MCR_RTS | MCR_OUT1 | MCR_OUT2, MCR(iobase)); in fpga_reset()
320 bit = (wrd & 0x80) ? (MCR_RTS | MCR_DTR) : MCR_DTR; in fpga_write()