Searched refs:INVALIDATE_ALL_L1_TLBS (Results 1 – 17 of 17) sorted by relevance
| /Linux-v5.4/drivers/gpu/drm/amd/amdgpu/ |
| D | gfxhub_v2_0.c | 149 tmp = REG_SET_FIELD(tmp, GCVM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gfxhub_v2_0_init_cache_regs()
|
| D | gfxhub_v1_0.c | 152 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gfxhub_v1_0_init_cache_regs()
|
| D | mmhub_v2_0.c | 135 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in mmhub_v2_0_init_cache_regs()
|
| D | mmhub_v1_0.c | 181 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in mmhub_v1_0_init_cache_regs()
|
| D | mmhub_v9_4.c | 215 INVALIDATE_ALL_L1_TLBS, 1); in mmhub_v9_4_init_cache_regs()
|
| D | gmc_v7_0.c | 616 tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gmc_v7_0_gart_enable()
|
| D | gmc_v8_0.c | 844 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gmc_v8_0_gart_enable()
|
| D | sid.h | 381 #define INVALIDATE_ALL_L1_TLBS (1 << 0) macro
|
| /Linux-v5.4/drivers/gpu/drm/radeon/ |
| D | rv770d.h | 648 #define INVALIDATE_ALL_L1_TLBS (1 << 0) macro
|
| D | nid.h | 118 #define INVALIDATE_ALL_L1_TLBS (1 << 0) macro
|
| D | sid.h | 379 #define INVALIDATE_ALL_L1_TLBS (1 << 0) macro
|
| D | cikd.h | 497 #define INVALIDATE_ALL_L1_TLBS (1 << 0) macro
|
| D | evergreend.h | 1156 #define INVALIDATE_ALL_L1_TLBS (1 << 0) macro
|
| D | r600d.h | 593 #define INVALIDATE_ALL_L1_TLBS (1 << 0) macro
|
| D | ni.c | 1300 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in cayman_pcie_gart_enable()
|
| D | si.c | 4311 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in si_pcie_gart_enable()
|
| D | cik.c | 5459 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in cik_pcie_gart_enable()
|