Home
last modified time | relevance | path

Searched refs:DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT (Results 1 – 9 of 9) sorted by relevance

/Linux-v5.4/drivers/gpu/drm/amd/powerplay/hwmgr/
Dsmu7_powertune.c230 … DIDT_TCP_CTRL0__PHASE_OFFSET_MASK, DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT, …
372 … DIDT_TCP_CTRL0__PHASE_OFFSET_MASK, DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT, …
514 … DIDT_TCP_CTRL0__PHASE_OFFSET_MASK, DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT, …
659 … DIDT_TCP_CTRL0__PHASE_OFFSET_MASK, DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT, …
844 … DIDT_TCP_CTRL0__PHASE_OFFSET_MASK, DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT, …
Dvega10_powertune.c236 …TRL0, DIDT_TCP_CTRL0__PHASE_OFFSET_MASK, DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT, 0x…
/Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/gca/
Dgfx_7_2_sh_mask.h18404 #define DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT 0x2 macro
Dgfx_8_1_sh_mask.h21260 #define DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT 0x2 macro
Dgfx_8_0_sh_mask.h20652 #define DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT 0x2 macro
/Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/gc/
Dgc_9_0_sh_mask.h29427 #define DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT macro
Dgc_9_2_1_sh_mask.h30896 #define DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT macro
Dgc_9_1_sh_mask.h30656 #define DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT macro
Dgc_10_1_0_sh_mask.h43711 #define DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT macro