Home
last modified time | relevance | path

Searched refs:CLK_TOP_SYSPLL3_D2 (Results 1 – 18 of 18) sorted by relevance

/Linux-v5.4/Documentation/devicetree/bindings/spi/
Dspi-mt65xx.txt27 - <&topckgen CLK_TOP_SYSPLL3_D2>: specify parent clock 109MHZ.
58 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
/Linux-v5.4/include/dt-bindings/clock/
Dmt7629-clk.h43 #define CLK_TOP_SYSPLL3_D2 33 macro
Dmt7622-clk.h37 #define CLK_TOP_SYSPLL3_D2 25 macro
Dmt6797-clk.h57 #define CLK_TOP_SYSPLL3_D2 47 macro
Dmt8173-clk.h62 #define CLK_TOP_SYSPLL3_D2 52 macro
Dmt2712-clk.h45 #define CLK_TOP_SYSPLL3_D2 14 macro
Dmt2701-clk.h23 #define CLK_TOP_SYSPLL3_D2 13 macro
/Linux-v5.4/arch/arm/boot/dts/
Dmt2701.dtsi343 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
403 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
416 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
Dmt7623.dtsi510 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
589 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
603 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
Dmt7629.dtsi268 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
/Linux-v5.4/drivers/clk/mediatek/
Dclk-mt7629.c411 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "mainpll", 1, 10),
Dclk-mt6797.c38 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
Dclk-mt7622.c403 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "mainpll", 1, 10),
Dclk-mt2701.c70 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
Dclk-mt2712.c74 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1,
Dclk-mt8173.c95 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "main_h218p4m", 1, 2),
/Linux-v5.4/arch/arm64/boot/dts/mediatek/
Dmt7622.dtsi491 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
573 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
Dmt8173.dtsi685 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,