Searched refs:ARM_CKCTL (Results 1 – 5 of 5) sorted by relevance
/Linux-v5.4/arch/arm/mach-omap1/ |
D | sram.S | 29 mov r3, #OMAP1_IO_ADDRESS(ARM_CKCTL) & 0xff000000 30 orr r3, r3, #OMAP1_IO_ADDRESS(ARM_CKCTL) & 0x00ff0000 31 orr r3, r3, #OMAP1_IO_ADDRESS(ARM_CKCTL) & 0x0000ff00
|
D | pm.c | 269 ARM_SAVE(ARM_CKCTL); in omap1_pm_suspend() 292 omap_writew(omap_readw(ARM_CKCTL) & ~(1 << EN_DSPCK), ARM_CKCTL); in omap1_pm_suspend() 360 ARM_RESTORE(ARM_CKCTL); in omap1_pm_suspend() 418 ARM_SAVE(ARM_CKCTL); in omap_pm_debug_show() 473 ARM_SHOW(ARM_CKCTL), in omap_pm_debug_show()
|
D | clock_data.c | 212 .enable_reg = OMAP1_IO_ADDRESS(ARM_CKCTL), 819 omap_readw(ARM_CKCTL)); in omap1_clk_init() 873 omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL); in omap1_clk_init() 875 omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL); in omap1_clk_init()
|
D | clock.c | 167 int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset)); in omap1_ckctl_recalc() 267 regval = omap_readw(ARM_CKCTL); in omap1_clk_set_rate_ckctl_arm() 271 omap_writew(regval, ARM_CKCTL); in omap1_clk_set_rate_ckctl_arm()
|
/Linux-v5.4/arch/arm/mach-omap1/include/mach/ |
D | hardware.h | 107 #define ARM_CKCTL (CLKGEN_REG_BASE + 0x0) macro
|