Searched refs:reg_val_offs (Results 1 – 6 of 6) sorted by relevance
| /Linux-v5.15/drivers/gpu/drm/amd/amdgpu/ |
| D | amdgpu_gfx.c | 729 uint32_t seq, reg_val_offs = 0, value = 0; in amdgpu_kiq_rreg() local 739 if (amdgpu_device_wb_get(adev, ®_val_offs)) { in amdgpu_kiq_rreg() 744 amdgpu_ring_emit_rreg(ring, reg, reg_val_offs); in amdgpu_kiq_rreg() 775 value = adev->wb.wb[reg_val_offs]; in amdgpu_kiq_rreg() 776 amdgpu_device_wb_free(adev, reg_val_offs); in amdgpu_kiq_rreg() 784 if (reg_val_offs) in amdgpu_kiq_rreg() 785 amdgpu_device_wb_free(adev, reg_val_offs); in amdgpu_kiq_rreg()
|
| D | amdgpu_virt.h | 217 uint32_t reg_val_offs; member
|
| D | amdgpu_ring.h | 191 uint32_t reg_val_offs);
|
| D | gfx_v9_0.c | 4159 uint32_t seq, reg_val_offs = 0; in gfx_v9_0_kiq_read_clock() local 4167 if (amdgpu_device_wb_get(adev, ®_val_offs)) { in gfx_v9_0_kiq_read_clock() 4180 reg_val_offs * 4)); in gfx_v9_0_kiq_read_clock() 4182 reg_val_offs * 4)); in gfx_v9_0_kiq_read_clock() 4213 value = (uint64_t)adev->wb.wb[reg_val_offs] | in gfx_v9_0_kiq_read_clock() 4214 (uint64_t)adev->wb.wb[reg_val_offs + 1 ] << 32ULL; in gfx_v9_0_kiq_read_clock() 4215 amdgpu_device_wb_free(adev, reg_val_offs); in gfx_v9_0_kiq_read_clock() 4223 if (reg_val_offs) in gfx_v9_0_kiq_read_clock() 4224 amdgpu_device_wb_free(adev, reg_val_offs); in gfx_v9_0_kiq_read_clock() 5632 uint32_t reg_val_offs) in gfx_v9_0_ring_emit_rreg() argument [all …]
|
| D | gfx_v8_0.c | 6395 uint32_t reg_val_offs) in gfx_v8_0_ring_emit_rreg() argument 6406 reg_val_offs * 4)); in gfx_v8_0_ring_emit_rreg() 6408 reg_val_offs * 4)); in gfx_v8_0_ring_emit_rreg()
|
| D | gfx_v10_0.c | 8931 uint32_t reg_val_offs) in gfx_v10_0_ring_emit_rreg() argument 8942 reg_val_offs * 4)); in gfx_v10_0_ring_emit_rreg() 8944 reg_val_offs * 4)); in gfx_v10_0_ring_emit_rreg()
|