Home
last modified time | relevance | path

Searched refs:pipe_dlg_param (Results 1 – 5 of 5) sorted by relevance

/Linux-v5.15/drivers/gpu/drm/amd/display/dc/calcs/
Ddcn_calcs.c445 input->dest.vstartup_start = pipe->pipe_dlg_param.vstartup_start; in pipe_ctx_to_e2e_pipe_params()
446 input->dest.vupdate_offset = pipe->pipe_dlg_param.vupdate_offset; in pipe_ctx_to_e2e_pipe_params()
447 input->dest.vupdate_offset = pipe->pipe_dlg_param.vupdate_offset; in pipe_ctx_to_e2e_pipe_params()
448 input->dest.vupdate_width = pipe->pipe_dlg_param.vupdate_width; in pipe_ctx_to_e2e_pipe_params()
1225 pipe->pipe_dlg_param.vupdate_width = v->v_update_width_pix[input_idx]; in dcn_validate_bandwidth()
1226 pipe->pipe_dlg_param.vupdate_offset = v->v_update_offset_pix[input_idx]; in dcn_validate_bandwidth()
1227 pipe->pipe_dlg_param.vready_offset = v->v_ready_offset_pix[input_idx]; in dcn_validate_bandwidth()
1228 pipe->pipe_dlg_param.vstartup_start = v->v_startup[input_idx]; in dcn_validate_bandwidth()
1230 pipe->pipe_dlg_param.htotal = pipe->stream->timing.h_total; in dcn_validate_bandwidth()
1231 pipe->pipe_dlg_param.vtotal = pipe->stream->timing.v_total; in dcn_validate_bandwidth()
[all …]
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dcn20/
Ddcn20_hwseq.c695 pipe_ctx->pipe_dlg_param.vready_offset, in dcn20_enable_stream_timing()
696 pipe_ctx->pipe_dlg_param.vstartup_start, in dcn20_enable_stream_timing()
697 pipe_ctx->pipe_dlg_param.vupdate_offset, in dcn20_enable_stream_timing()
698 pipe_ctx->pipe_dlg_param.vupdate_width, in dcn20_enable_stream_timing()
1301 if (old_pipe->pipe_dlg_param.vready_offset != new_pipe->pipe_dlg_param.vready_offset in dcn20_detect_pipe_changes()
1302 || old_pipe->pipe_dlg_param.vstartup_start != new_pipe->pipe_dlg_param.vstartup_start in dcn20_detect_pipe_changes()
1303 || old_pipe->pipe_dlg_param.vupdate_offset != new_pipe->pipe_dlg_param.vupdate_offset in dcn20_detect_pipe_changes()
1304 || old_pipe->pipe_dlg_param.vupdate_width != new_pipe->pipe_dlg_param.vupdate_width) in dcn20_detect_pipe_changes()
1425 &pipe_ctx->pipe_dlg_param); in dcn20_update_dchubp_dpp()
1584 pipe_ctx->pipe_dlg_param.vready_offset, in dcn20_program_pipe()
[all …]
Ddcn20_resource.c3125 context->res_ctx.pipe_ctx[i].pipe_dlg_param = pipes[pipe_idx].pipe.dest; in dcn20_calculate_dlg_params()
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/dcn10/
Ddcn10_hw_sequencer.c841 pipe_ctx->pipe_dlg_param.vready_offset, in dcn10_enable_stream_timing()
842 pipe_ctx->pipe_dlg_param.vstartup_start, in dcn10_enable_stream_timing()
843 pipe_ctx->pipe_dlg_param.vupdate_offset, in dcn10_enable_stream_timing()
844 pipe_ctx->pipe_dlg_param.vupdate_width, in dcn10_enable_stream_timing()
2614 &pipe_ctx->pipe_dlg_param); in dcn10_update_dchubp_dpp()
2770 pipe_ctx->pipe_dlg_param.vready_offset, in dcn10_program_pipe()
2771 pipe_ctx->pipe_dlg_param.vstartup_start, in dcn10_program_pipe()
2772 pipe_ctx->pipe_dlg_param.vupdate_offset, in dcn10_program_pipe()
2773 pipe_ctx->pipe_dlg_param.vupdate_width); in dcn10_program_pipe()
3498 pipe_ctx->pipe_dlg_param.vstartup_start + 1; in dcn10_get_vupdate_offset_from_vsync()
/Linux-v5.15/drivers/gpu/drm/amd/display/dc/inc/
Dcore_types.h368 struct _vcs_dpi_display_pipe_dest_params_st pipe_dlg_param; member