| /Linux-v5.15/drivers/gpu/drm/amd/amdgpu/ |
| D | mxgpu_vi.c | 81 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c, 212 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c, 242 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
|
| D | si.c | 538 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f, 637 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f, 735 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f, 815 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f, 895 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
|
| D | gfx_v8_0.c | 206 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c, 304 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c, 318 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c, 349 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c, 381 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c, 423 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c, 467 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c, 481 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c, 568 mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c, 578 mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c, [all …]
|
| D | gfx_v7_0.c | 3535 tmp = RREG32(mmRLC_CGCG_CGLS_CTRL) & 0xfffffffc; in gfx_v7_0_rlc_resume() 3536 WREG32(mmRLC_CGCG_CGLS_CTRL, tmp); in gfx_v7_0_rlc_resume() 3590 orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL); in gfx_v7_0_enable_cgcg() 3611 WREG32(mmRLC_CGCG_CGLS_CTRL, data); in gfx_v7_0_enable_cgcg() 3623 WREG32(mmRLC_CGCG_CGLS_CTRL, data); in gfx_v7_0_enable_cgcg()
|
| D | gfx_v9_0.c | 3149 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0); in gfx_v9_0_rlc_resume() 5036 def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL); in gfx_v9_0_update_coarse_grain_clock_gating() 5048 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data); in gfx_v9_0_update_coarse_grain_clock_gating() 5057 def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL); in gfx_v9_0_update_coarse_grain_clock_gating() 5062 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data); in gfx_v9_0_update_coarse_grain_clock_gating() 5241 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL)); in gfx_v9_0_get_clockgating_state()
|
| D | gfx_v6_0.c | 2567 orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL); in gfx_v6_0_enable_cgcg() 2598 WREG32(mmRLC_CGCG_CGLS_CTRL, data); in gfx_v6_0_enable_cgcg()
|
| D | gfx_v10_0.c | 5457 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0); in gfx_v10_0_rlc_resume() 8058 def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL); in gfx_v10_0_update_coarse_grain_clock_gating() 8070 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data); in gfx_v10_0_update_coarse_grain_clock_gating() 8079 def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL); in gfx_v10_0_update_coarse_grain_clock_gating() 8090 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data); in gfx_v10_0_update_coarse_grain_clock_gating() 8466 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL)); in gfx_v10_0_get_clockgating_state()
|
| /Linux-v5.15/drivers/gpu/drm/amd/include/asic_reg/gca/ |
| D | gfx_6_0_d.h | 1133 #define mmRLC_CGCG_CGLS_CTRL 0x3101 macro
|
| D | gfx_7_0_d.h | 1281 #define mmRLC_CGCG_CGLS_CTRL 0x3109 macro
|
| D | gfx_7_2_d.h | 1294 #define mmRLC_CGCG_CGLS_CTRL 0x3109 macro
|
| D | gfx_8_0_d.h | 1392 #define mmRLC_CGCG_CGLS_CTRL 0xec49 macro
|
| D | gfx_8_1_d.h | 1394 #define mmRLC_CGCG_CGLS_CTRL 0xec49 macro
|
| /Linux-v5.15/drivers/gpu/drm/amd/include/asic_reg/gc/ |
| D | gc_9_0_offset.h | 6045 #define mmRLC_CGCG_CGLS_CTRL … macro
|
| D | gc_9_1_offset.h | 6267 #define mmRLC_CGCG_CGLS_CTRL … macro
|
| D | gc_9_2_1_offset.h | 6243 #define mmRLC_CGCG_CGLS_CTRL … macro
|
| D | gc_10_1_0_offset.h | 9365 #define mmRLC_CGCG_CGLS_CTRL … macro
|
| D | gc_10_3_0_offset.h | 9197 #define mmRLC_CGCG_CGLS_CTRL … macro
|