| /Linux-v5.15/drivers/gpu/drm/amd/amdgpu/ |
| D | mxgpu_vi.c | 91 mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001, 222 mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
|
| D | si.c | 551 mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001, 648 mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001, 748 mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001, 828 mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001, 905 mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
|
| D | gfx_v6_0.c | 2614 orig = data = RREG32(mmCP_MEM_SLP_CNTL); in gfx_v6_0_enable_mgcg() 2617 WREG32(mmCP_MEM_SLP_CNTL, data); in gfx_v6_0_enable_mgcg() 2638 data = RREG32(mmCP_MEM_SLP_CNTL); in gfx_v6_0_enable_mgcg() 2641 WREG32(mmCP_MEM_SLP_CNTL, data); in gfx_v6_0_enable_mgcg()
|
| D | gfx_v8_0.c | 305 mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001, 468 mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001, 675 mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001, 708 mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201, 5515 data = RREG32(mmCP_MEM_SLP_CNTL); in gfx_v8_0_get_clockgating_state() 5732 data = RREG32(mmCP_MEM_SLP_CNTL); in gfx_v8_0_update_medium_grain_clock_gating() 5735 WREG32(mmCP_MEM_SLP_CNTL, data); in gfx_v8_0_update_medium_grain_clock_gating()
|
| D | gfx_v7_0.c | 3636 orig = data = RREG32(mmCP_MEM_SLP_CNTL); in gfx_v7_0_enable_mgcg() 3639 WREG32(mmCP_MEM_SLP_CNTL, data); in gfx_v7_0_enable_mgcg() 3689 data = RREG32(mmCP_MEM_SLP_CNTL); in gfx_v7_0_enable_mgcg() 3692 WREG32(mmCP_MEM_SLP_CNTL, data); in gfx_v7_0_enable_mgcg()
|
| D | gfx_v9_0.c | 4922 def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL); in gfx_v9_0_update_medium_grain_clock_gating() 4925 WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data); in gfx_v9_0_update_medium_grain_clock_gating() 4951 data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL); in gfx_v9_0_update_medium_grain_clock_gating() 4954 WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data); in gfx_v9_0_update_medium_grain_clock_gating() 5255 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL)); in gfx_v9_0_get_clockgating_state()
|
| D | gfx_v10_0.c | 7941 def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL); in gfx_v10_0_update_medium_grain_clock_gating() 7944 WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data); in gfx_v10_0_update_medium_grain_clock_gating() 7960 data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL); in gfx_v10_0_update_medium_grain_clock_gating() 7963 WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data); in gfx_v10_0_update_medium_grain_clock_gating() 8480 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL)); in gfx_v10_0_get_clockgating_state()
|
| /Linux-v5.15/drivers/gpu/drm/amd/include/asic_reg/gca/ |
| D | gfx_6_0_d.h | 455 #define mmCP_MEM_SLP_CNTL 0x3079 macro
|
| D | gfx_7_0_d.h | 255 #define mmCP_MEM_SLP_CNTL 0x3079 macro
|
| D | gfx_7_2_d.h | 257 #define mmCP_MEM_SLP_CNTL 0x3079 macro
|
| D | gfx_8_0_d.h | 289 #define mmCP_MEM_SLP_CNTL 0x3079 macro
|
| D | gfx_8_1_d.h | 289 #define mmCP_MEM_SLP_CNTL 0x3079 macro
|
| /Linux-v5.15/drivers/gpu/drm/amd/include/asic_reg/gc/ |
| D | gc_9_0_offset.h | 2482 #define mmCP_MEM_SLP_CNTL … macro
|
| D | gc_9_1_offset.h | 2759 #define mmCP_MEM_SLP_CNTL … macro
|
| D | gc_9_2_1_offset.h | 2697 #define mmCP_MEM_SLP_CNTL … macro
|
| D | gc_10_1_0_offset.h | 4821 #define mmCP_MEM_SLP_CNTL … macro
|
| D | gc_10_3_0_offset.h | 4478 #define mmCP_MEM_SLP_CNTL … macro
|