Searched refs:cw3 (Results 1 – 8 of 8) sorted by relevance
| /Linux-v5.15/drivers/gpu/drm/amd/display/dmub/src/ |
| D | dmub_dcn30.c | 124 const struct dmub_window *cw3, in dmub_dcn30_setup_windows() argument 149 offset = cw3->offset; in dmub_dcn30_setup_windows() 153 REG_WRITE(DMCUB_REGION3_CW3_BASE_ADDRESS, cw3->region.base); in dmub_dcn30_setup_windows() 155 DMCUB_REGION3_CW3_TOP_ADDRESS, cw3->region.top, in dmub_dcn30_setup_windows()
|
| D | dmub_dcn31.c | 178 const struct dmub_window *cw3, in dmub_dcn31_setup_windows() argument 185 offset = cw3->offset; in dmub_dcn31_setup_windows() 189 REG_WRITE(DMCUB_REGION3_CW3_BASE_ADDRESS, cw3->region.base); in dmub_dcn31_setup_windows() 191 DMCUB_REGION3_CW3_TOP_ADDRESS, cw3->region.top, in dmub_dcn31_setup_windows()
|
| D | dmub_dcn30.h | 43 const struct dmub_window *cw3,
|
| D | dmub_dcn20.c | 191 const struct dmub_window *cw3, in dmub_dcn20_setup_windows() argument 218 dmub_dcn20_translate_addr(&cw3->offset, fb_base, fb_offset, &offset); in dmub_dcn20_setup_windows() 222 REG_WRITE(DMCUB_REGION3_CW3_BASE_ADDRESS, cw3->region.base); in dmub_dcn20_setup_windows() 224 DMCUB_REGION3_CW3_TOP_ADDRESS, cw3->region.top, in dmub_dcn20_setup_windows()
|
| D | dmub_srv.c | 456 struct dmub_window cw0, cw1, cw2, cw3, cw4, cw5, cw6; in dmub_srv_hw_init() local 497 cw3.offset.quad_part = bios_fb->gpu_addr; in dmub_srv_hw_init() 498 cw3.region.base = DMUB_CW3_BASE; in dmub_srv_hw_init() 499 cw3.region.top = cw3.region.base + bios_fb->size; in dmub_srv_hw_init() 533 dmub->hw_funcs.setup_windows(dmub, &cw2, &cw3, &cw4, &cw5, &cw6); in dmub_srv_hw_init()
|
| D | dmub_dcn31.h | 198 const struct dmub_window *cw3,
|
| D | dmub_dcn20.h | 197 const struct dmub_window *cw3,
|
| /Linux-v5.15/drivers/gpu/drm/amd/display/dmub/ |
| D | dmub_srv.h | 304 const struct dmub_window *cw3,
|