| /Linux-v5.15/drivers/gpu/drm/amd/amdgpu/ | 
| D | jpeg_v1_0.c | 182 	amdgpu_ring_write(ring,  in jpeg_v1_0_decode_ring_insert_start() 184 	amdgpu_ring_write(ring, 0x68e04);  in jpeg_v1_0_decode_ring_insert_start() 186 	amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE0));  in jpeg_v1_0_decode_ring_insert_start() 187 	amdgpu_ring_write(ring, 0x80010000);  in jpeg_v1_0_decode_ring_insert_start() 201 	amdgpu_ring_write(ring,  in jpeg_v1_0_decode_ring_insert_end() 203 	amdgpu_ring_write(ring, 0x68e04);  in jpeg_v1_0_decode_ring_insert_end() 205 	amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE0));  in jpeg_v1_0_decode_ring_insert_end() 206 	amdgpu_ring_write(ring, 0x00010000);  in jpeg_v1_0_decode_ring_insert_end() 226 	amdgpu_ring_write(ring,  in jpeg_v1_0_decode_ring_emit_fence() 228 	amdgpu_ring_write(ring, seq);  in jpeg_v1_0_decode_ring_emit_fence() [all …] 
 | 
| D | jpeg_v2_0.c | 463 	amdgpu_ring_write(ring, PACKETJ(mmUVD_JRBC_EXTERNAL_REG_INTERNAL_OFFSET,  in jpeg_v2_0_dec_ring_insert_start() 465 	amdgpu_ring_write(ring, 0x68e04);  in jpeg_v2_0_dec_ring_insert_start() 467 	amdgpu_ring_write(ring, PACKETJ(JRBC_DEC_EXTERNAL_REG_WRITE_ADDR,  in jpeg_v2_0_dec_ring_insert_start() 469 	amdgpu_ring_write(ring, 0x80010000);  in jpeg_v2_0_dec_ring_insert_start() 481 	amdgpu_ring_write(ring, PACKETJ(mmUVD_JRBC_EXTERNAL_REG_INTERNAL_OFFSET,  in jpeg_v2_0_dec_ring_insert_end() 483 	amdgpu_ring_write(ring, 0x68e04);  in jpeg_v2_0_dec_ring_insert_end() 485 	amdgpu_ring_write(ring, PACKETJ(JRBC_DEC_EXTERNAL_REG_WRITE_ADDR,  in jpeg_v2_0_dec_ring_insert_end() 487 	amdgpu_ring_write(ring, 0x00010000);  in jpeg_v2_0_dec_ring_insert_end() 505 	amdgpu_ring_write(ring, PACKETJ(mmUVD_JPEG_GPCOM_DATA0_INTERNAL_OFFSET,  in jpeg_v2_0_dec_ring_emit_fence() 507 	amdgpu_ring_write(ring, seq);  in jpeg_v2_0_dec_ring_emit_fence() [all …] 
 | 
| D | uvd_v6_0.c | 183 	amdgpu_ring_write(ring, HEVC_ENC_CMD_END);  in uvd_v6_0_enc_ring_test_ring() 495 	amdgpu_ring_write(ring, tmp);  in uvd_v6_0_hw_init() 496 	amdgpu_ring_write(ring, 0xFFFFF);  in uvd_v6_0_hw_init() 499 	amdgpu_ring_write(ring, tmp);  in uvd_v6_0_hw_init() 500 	amdgpu_ring_write(ring, 0xFFFFF);  in uvd_v6_0_hw_init() 503 	amdgpu_ring_write(ring, tmp);  in uvd_v6_0_hw_init() 504 	amdgpu_ring_write(ring, 0xFFFFF);  in uvd_v6_0_hw_init() 507 	amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));  in uvd_v6_0_hw_init() 508 	amdgpu_ring_write(ring, 0x8);  in uvd_v6_0_hw_init() 510 	amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));  in uvd_v6_0_hw_init() [all …] 
 | 
| D | uvd_v5_0.c | 174 	amdgpu_ring_write(ring, tmp);  in uvd_v5_0_hw_init() 175 	amdgpu_ring_write(ring, 0xFFFFF);  in uvd_v5_0_hw_init() 178 	amdgpu_ring_write(ring, tmp);  in uvd_v5_0_hw_init() 179 	amdgpu_ring_write(ring, 0xFFFFF);  in uvd_v5_0_hw_init() 182 	amdgpu_ring_write(ring, tmp);  in uvd_v5_0_hw_init() 183 	amdgpu_ring_write(ring, 0xFFFFF);  in uvd_v5_0_hw_init() 186 	amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));  in uvd_v5_0_hw_init() 187 	amdgpu_ring_write(ring, 0x8);  in uvd_v5_0_hw_init() 189 	amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));  in uvd_v5_0_hw_init() 190 	amdgpu_ring_write(ring, 3);  in uvd_v5_0_hw_init() [all …] 
 | 
| D | uvd_v3_1.c | 94 	amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_BASE, 0));  in uvd_v3_1_ring_emit_ib() 95 	amdgpu_ring_write(ring, ib->gpu_addr);  in uvd_v3_1_ring_emit_ib() 96 	amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));  in uvd_v3_1_ring_emit_ib() 97 	amdgpu_ring_write(ring, ib->length_dw);  in uvd_v3_1_ring_emit_ib() 115 	amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));  in uvd_v3_1_ring_emit_fence() 116 	amdgpu_ring_write(ring, seq);  in uvd_v3_1_ring_emit_fence() 117 	amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));  in uvd_v3_1_ring_emit_fence() 118 	amdgpu_ring_write(ring, addr & 0xffffffff);  in uvd_v3_1_ring_emit_fence() 119 	amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));  in uvd_v3_1_ring_emit_fence() 120 	amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);  in uvd_v3_1_ring_emit_fence() [all …] 
 | 
| D | uvd_v4_2.c | 177 	amdgpu_ring_write(ring, tmp);  in uvd_v4_2_hw_init() 178 	amdgpu_ring_write(ring, 0xFFFFF);  in uvd_v4_2_hw_init() 181 	amdgpu_ring_write(ring, tmp);  in uvd_v4_2_hw_init() 182 	amdgpu_ring_write(ring, 0xFFFFF);  in uvd_v4_2_hw_init() 185 	amdgpu_ring_write(ring, tmp);  in uvd_v4_2_hw_init() 186 	amdgpu_ring_write(ring, 0xFFFFF);  in uvd_v4_2_hw_init() 189 	amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));  in uvd_v4_2_hw_init() 190 	amdgpu_ring_write(ring, 0x8);  in uvd_v4_2_hw_init() 192 	amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));  in uvd_v4_2_hw_init() 193 	amdgpu_ring_write(ring, 3);  in uvd_v4_2_hw_init() [all …] 
 | 
| D | sdma_v2_4.c | 236 			amdgpu_ring_write(ring, ring->funcs->nop |  in sdma_v2_4_ring_insert_nop() 239 			amdgpu_ring_write(ring, ring->funcs->nop);  in sdma_v2_4_ring_insert_nop() 262 	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |  in sdma_v2_4_ring_emit_ib() 265 	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);  in sdma_v2_4_ring_emit_ib() 266 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));  in sdma_v2_4_ring_emit_ib() 267 	amdgpu_ring_write(ring, ib->length_dw);  in sdma_v2_4_ring_emit_ib() 268 	amdgpu_ring_write(ring, 0);  in sdma_v2_4_ring_emit_ib() 269 	amdgpu_ring_write(ring, 0);  in sdma_v2_4_ring_emit_ib() 289 	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |  in sdma_v2_4_ring_emit_hdp_flush() 292 	amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);  in sdma_v2_4_ring_emit_hdp_flush() [all …] 
 | 
| D | si_dma.c | 73 		amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));  in si_dma_ring_emit_ib() 74 	amdgpu_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, vmid, 0));  in si_dma_ring_emit_ib() 75 	amdgpu_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));  in si_dma_ring_emit_ib() 76 	amdgpu_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));  in si_dma_ring_emit_ib() 98 	amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));  in si_dma_ring_emit_fence() 99 	amdgpu_ring_write(ring, addr & 0xfffffffc);  in si_dma_ring_emit_fence() 100 	amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));  in si_dma_ring_emit_fence() 101 	amdgpu_ring_write(ring, seq);  in si_dma_ring_emit_fence() 105 		amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));  in si_dma_ring_emit_fence() 106 		amdgpu_ring_write(ring, addr & 0xfffffffc);  in si_dma_ring_emit_fence() [all …] 
 | 
| D | uvd_v7_0.c | 190 	amdgpu_ring_write(ring, HEVC_ENC_CMD_END);  in uvd_v7_0_enc_ring_test_ring() 559 			amdgpu_ring_write(ring, tmp);  in uvd_v7_0_hw_init() 560 			amdgpu_ring_write(ring, 0xFFFFF);  in uvd_v7_0_hw_init() 564 			amdgpu_ring_write(ring, tmp);  in uvd_v7_0_hw_init() 565 			amdgpu_ring_write(ring, 0xFFFFF);  in uvd_v7_0_hw_init() 569 			amdgpu_ring_write(ring, tmp);  in uvd_v7_0_hw_init() 570 			amdgpu_ring_write(ring, 0xFFFFF);  in uvd_v7_0_hw_init() 573 			amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, j,  in uvd_v7_0_hw_init() 575 			amdgpu_ring_write(ring, 0x8);  in uvd_v7_0_hw_init() 577 			amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, j,  in uvd_v7_0_hw_init() [all …] 
 | 
| D | cik_sdma.c | 208 			amdgpu_ring_write(ring, ring->funcs->nop |  in cik_sdma_ring_insert_nop() 211 			amdgpu_ring_write(ring, ring->funcs->nop);  in cik_sdma_ring_insert_nop() 235 	amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));  in cik_sdma_ring_emit_ib() 236 	amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */  in cik_sdma_ring_emit_ib() 237 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);  in cik_sdma_ring_emit_ib() 238 	amdgpu_ring_write(ring, ib->length_dw);  in cik_sdma_ring_emit_ib() 260 	amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));  in cik_sdma_ring_emit_hdp_flush() 261 	amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);  in cik_sdma_ring_emit_hdp_flush() 262 	amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);  in cik_sdma_ring_emit_hdp_flush() 263 	amdgpu_ring_write(ring, ref_and_mask); /* reference */  in cik_sdma_ring_emit_hdp_flush() [all …] 
 | 
| D | vcn_v1_0.c | 1426 	amdgpu_ring_write(ring,  in vcn_v1_0_dec_ring_insert_start() 1428 	amdgpu_ring_write(ring, 0);  in vcn_v1_0_dec_ring_insert_start() 1429 	amdgpu_ring_write(ring,  in vcn_v1_0_dec_ring_insert_start() 1431 	amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_START << 1);  in vcn_v1_0_dec_ring_insert_start() 1445 	amdgpu_ring_write(ring,  in vcn_v1_0_dec_ring_insert_end() 1447 	amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_END << 1);  in vcn_v1_0_dec_ring_insert_end() 1467 	amdgpu_ring_write(ring,  in vcn_v1_0_dec_ring_emit_fence() 1469 	amdgpu_ring_write(ring, seq);  in vcn_v1_0_dec_ring_emit_fence() 1470 	amdgpu_ring_write(ring,  in vcn_v1_0_dec_ring_emit_fence() 1472 	amdgpu_ring_write(ring, addr & 0xffffffff);  in vcn_v1_0_dec_ring_emit_fence() [all …] 
 | 
| D | vcn_v2_0.c | 1375 	amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.data0, 0));  in vcn_v2_0_dec_ring_insert_start() 1376 	amdgpu_ring_write(ring, 0);  in vcn_v2_0_dec_ring_insert_start() 1377 	amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.cmd, 0));  in vcn_v2_0_dec_ring_insert_start() 1378 	amdgpu_ring_write(ring, VCN_DEC_KMD_CMD | (VCN_DEC_CMD_PACKET_START << 1));  in vcn_v2_0_dec_ring_insert_start() 1392 	amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.cmd, 0));  in vcn_v2_0_dec_ring_insert_end() 1393 	amdgpu_ring_write(ring, VCN_DEC_KMD_CMD | (VCN_DEC_CMD_PACKET_END << 1));  in vcn_v2_0_dec_ring_insert_end() 1412 		amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.nop, 0));  in vcn_v2_0_dec_ring_insert_nop() 1413 		amdgpu_ring_write(ring, 0);  in vcn_v2_0_dec_ring_insert_nop() 1433 	amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.context_id, 0));  in vcn_v2_0_dec_ring_emit_fence() 1434 	amdgpu_ring_write(ring, seq);  in vcn_v2_0_dec_ring_emit_fence() [all …] 
 | 
| D | sdma_v5_2.c | 206 	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_COND_EXE));  in sdma_v5_2_ring_init_cond_exec() 207 	amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));  in sdma_v5_2_ring_init_cond_exec() 208 	amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));  in sdma_v5_2_ring_init_cond_exec() 209 	amdgpu_ring_write(ring, 1);  in sdma_v5_2_ring_init_cond_exec() 211 	amdgpu_ring_write(ring, 0x55aa55aa);/* insert dummy here and patch it later */  in sdma_v5_2_ring_init_cond_exec() 323 			amdgpu_ring_write(ring, ring->funcs->nop |  in sdma_v5_2_ring_insert_nop() 326 			amdgpu_ring_write(ring, ring->funcs->nop);  in sdma_v5_2_ring_insert_nop() 357 	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |  in sdma_v5_2_ring_emit_ib() 360 	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);  in sdma_v5_2_ring_emit_ib() 361 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));  in sdma_v5_2_ring_emit_ib() [all …] 
 | 
| D | sdma_v3_0.c | 410 			amdgpu_ring_write(ring, ring->funcs->nop |  in sdma_v3_0_ring_insert_nop() 413 			amdgpu_ring_write(ring, ring->funcs->nop);  in sdma_v3_0_ring_insert_nop() 436 	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |  in sdma_v3_0_ring_emit_ib() 439 	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);  in sdma_v3_0_ring_emit_ib() 440 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));  in sdma_v3_0_ring_emit_ib() 441 	amdgpu_ring_write(ring, ib->length_dw);  in sdma_v3_0_ring_emit_ib() 442 	amdgpu_ring_write(ring, 0);  in sdma_v3_0_ring_emit_ib() 443 	amdgpu_ring_write(ring, 0);  in sdma_v3_0_ring_emit_ib() 463 	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |  in sdma_v3_0_ring_emit_hdp_flush() 466 	amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);  in sdma_v3_0_ring_emit_hdp_flush() [all …] 
 | 
| D | gfx_v7_0.c | 2099 	amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));  in gfx_v7_0_ring_test_ring() 2100 	amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));  in gfx_v7_0_ring_test_ring() 2101 	amdgpu_ring_write(ring, 0xDEADBEEF);  in gfx_v7_0_ring_test_ring() 2145 	amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));  in gfx_v7_0_ring_emit_hdp_flush() 2146 	amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */  in gfx_v7_0_ring_emit_hdp_flush() 2149 	amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);  in gfx_v7_0_ring_emit_hdp_flush() 2150 	amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);  in gfx_v7_0_ring_emit_hdp_flush() 2151 	amdgpu_ring_write(ring, ref_and_mask);  in gfx_v7_0_ring_emit_hdp_flush() 2152 	amdgpu_ring_write(ring, ref_and_mask);  in gfx_v7_0_ring_emit_hdp_flush() 2153 	amdgpu_ring_write(ring, 0x20); /* poll interval */  in gfx_v7_0_ring_emit_hdp_flush() [all …] 
 | 
| D | sdma_v5_0.c | 319 	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_COND_EXE));  in sdma_v5_0_ring_init_cond_exec() 320 	amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));  in sdma_v5_0_ring_init_cond_exec() 321 	amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));  in sdma_v5_0_ring_init_cond_exec() 322 	amdgpu_ring_write(ring, 1);  in sdma_v5_0_ring_init_cond_exec() 324 	amdgpu_ring_write(ring, 0x55aa55aa);/* insert dummy here and patch it later */  in sdma_v5_0_ring_init_cond_exec() 436 			amdgpu_ring_write(ring, ring->funcs->nop |  in sdma_v5_0_ring_insert_nop() 439 			amdgpu_ring_write(ring, ring->funcs->nop);  in sdma_v5_0_ring_insert_nop() 470 	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |  in sdma_v5_0_ring_emit_ib() 473 	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);  in sdma_v5_0_ring_emit_ib() 474 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));  in sdma_v5_0_ring_emit_ib() [all …] 
 | 
| D | gfx_v8_0.c | 862 	amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));  in gfx_v8_0_ring_test_ring() 863 	amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));  in gfx_v8_0_ring_test_ring() 864 	amdgpu_ring_write(ring, 0xDEADBEEF);  in gfx_v8_0_ring_test_ring() 4202 	amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));  in gfx_v8_0_cp_gfx_start() 4203 	amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);  in gfx_v8_0_cp_gfx_start() 4205 	amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));  in gfx_v8_0_cp_gfx_start() 4206 	amdgpu_ring_write(ring, 0x80000000);  in gfx_v8_0_cp_gfx_start() 4207 	amdgpu_ring_write(ring, 0x80000000);  in gfx_v8_0_cp_gfx_start() 4212 				amdgpu_ring_write(ring,  in gfx_v8_0_cp_gfx_start() 4215 				amdgpu_ring_write(ring,  in gfx_v8_0_cp_gfx_start() [all …] 
 | 
| D | gfx_v6_0.c | 1807 	amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));  in gfx_v6_0_ring_test_ring() 1808 	amdgpu_ring_write(ring, (scratch - PACKET3_SET_CONFIG_REG_START));  in gfx_v6_0_ring_test_ring() 1809 	amdgpu_ring_write(ring, 0xDEADBEEF);  in gfx_v6_0_ring_test_ring() 1829 	amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));  in gfx_v6_0_ring_emit_vgt_flush() 1830 	amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |  in gfx_v6_0_ring_emit_vgt_flush() 1840 	amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));  in gfx_v6_0_ring_emit_fence() 1841 	amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));  in gfx_v6_0_ring_emit_fence() 1842 	amdgpu_ring_write(ring, 0);  in gfx_v6_0_ring_emit_fence() 1843 	amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));  in gfx_v6_0_ring_emit_fence() 1844 	amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |  in gfx_v6_0_ring_emit_fence() [all …] 
 | 
| D | gfx_v9_0.c | 829 	amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));  in gfx_v9_0_kiq_set_resources() 830 	amdgpu_ring_write(kiq_ring,  in gfx_v9_0_kiq_set_resources() 834 	amdgpu_ring_write(kiq_ring,  in gfx_v9_0_kiq_set_resources() 836 	amdgpu_ring_write(kiq_ring,  in gfx_v9_0_kiq_set_resources() 838 	amdgpu_ring_write(kiq_ring, 0);	/* gws mask lo */  in gfx_v9_0_kiq_set_resources() 839 	amdgpu_ring_write(kiq_ring, 0);	/* gws mask hi */  in gfx_v9_0_kiq_set_resources() 840 	amdgpu_ring_write(kiq_ring, 0);	/* oac mask */  in gfx_v9_0_kiq_set_resources() 841 	amdgpu_ring_write(kiq_ring, 0);	/* gds heap base:0, gds heap size:0 */  in gfx_v9_0_kiq_set_resources() 852 	amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));  in gfx_v9_0_kiq_map_queues() 854 	amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */  in gfx_v9_0_kiq_map_queues() [all …] 
 | 
| D | vce_v3_0.c | 865 	amdgpu_ring_write(ring, VCE_CMD_IB_VM);  in vce_v3_0_ring_emit_ib() 866 	amdgpu_ring_write(ring, vmid);  in vce_v3_0_ring_emit_ib() 867 	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));  in vce_v3_0_ring_emit_ib() 868 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));  in vce_v3_0_ring_emit_ib() 869 	amdgpu_ring_write(ring, ib->length_dw);  in vce_v3_0_ring_emit_ib() 875 	amdgpu_ring_write(ring, VCE_CMD_UPDATE_PTB);  in vce_v3_0_emit_vm_flush() 876 	amdgpu_ring_write(ring, vmid);  in vce_v3_0_emit_vm_flush() 877 	amdgpu_ring_write(ring, pd_addr >> 12);  in vce_v3_0_emit_vm_flush() 879 	amdgpu_ring_write(ring, VCE_CMD_FLUSH_TLB);  in vce_v3_0_emit_vm_flush() 880 	amdgpu_ring_write(ring, vmid);  in vce_v3_0_emit_vm_flush() [all …] 
 | 
| D | vce_v4_0.c | 984 	amdgpu_ring_write(ring, VCE_CMD_IB_VM);  in vce_v4_0_ring_emit_ib() 985 	amdgpu_ring_write(ring, vmid);  in vce_v4_0_ring_emit_ib() 986 	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));  in vce_v4_0_ring_emit_ib() 987 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));  in vce_v4_0_ring_emit_ib() 988 	amdgpu_ring_write(ring, ib->length_dw);  in vce_v4_0_ring_emit_ib() 996 	amdgpu_ring_write(ring, VCE_CMD_FENCE);  in vce_v4_0_ring_emit_fence() 997 	amdgpu_ring_write(ring, addr);  in vce_v4_0_ring_emit_fence() 998 	amdgpu_ring_write(ring, upper_32_bits(addr));  in vce_v4_0_ring_emit_fence() 999 	amdgpu_ring_write(ring, seq);  in vce_v4_0_ring_emit_fence() 1000 	amdgpu_ring_write(ring, VCE_CMD_TRAP);  in vce_v4_0_ring_emit_fence() [all …] 
 | 
| D | sdma_v4_0.c | 856 			amdgpu_ring_write(ring, ring->funcs->nop |  in sdma_v4_0_ring_insert_nop() 859 			amdgpu_ring_write(ring, ring->funcs->nop);  in sdma_v4_0_ring_insert_nop() 882 	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |  in sdma_v4_0_ring_emit_ib() 885 	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);  in sdma_v4_0_ring_emit_ib() 886 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));  in sdma_v4_0_ring_emit_ib() 887 	amdgpu_ring_write(ring, ib->length_dw);  in sdma_v4_0_ring_emit_ib() 888 	amdgpu_ring_write(ring, 0);  in sdma_v4_0_ring_emit_ib() 889 	amdgpu_ring_write(ring, 0);  in sdma_v4_0_ring_emit_ib() 899 	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |  in sdma_v4_0_wait_reg_mem() 905 		amdgpu_ring_write(ring, addr0);  in sdma_v4_0_wait_reg_mem() [all …] 
 | 
| D | gfx_v10_0.c | 3612 	amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));  in gfx10_kiq_set_resources() 3613 	amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |  in gfx10_kiq_set_resources() 3615 	amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask));	/* queue mask lo */  in gfx10_kiq_set_resources() 3616 	amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask));	/* queue mask hi */  in gfx10_kiq_set_resources() 3617 	amdgpu_ring_write(kiq_ring, 0);	/* gws mask lo */  in gfx10_kiq_set_resources() 3618 	amdgpu_ring_write(kiq_ring, 0);	/* gws mask hi */  in gfx10_kiq_set_resources() 3619 	amdgpu_ring_write(kiq_ring, 0);	/* oac mask */  in gfx10_kiq_set_resources() 3620 	amdgpu_ring_write(kiq_ring, 0);	/* gds heap base:0, gds heap size:0 */  in gfx10_kiq_set_resources() 3631 	amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));  in gfx10_kiq_map_queues() 3633 	amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */  in gfx10_kiq_map_queues() [all …] 
 | 
| D | amdgpu_vce.c | 1061 	amdgpu_ring_write(ring, VCE_CMD_IB);  in amdgpu_vce_ring_emit_ib() 1062 	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));  in amdgpu_vce_ring_emit_ib() 1063 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));  in amdgpu_vce_ring_emit_ib() 1064 	amdgpu_ring_write(ring, ib->length_dw);  in amdgpu_vce_ring_emit_ib() 1081 	amdgpu_ring_write(ring, VCE_CMD_FENCE);  in amdgpu_vce_ring_emit_fence() 1082 	amdgpu_ring_write(ring, addr);  in amdgpu_vce_ring_emit_fence() 1083 	amdgpu_ring_write(ring, upper_32_bits(addr));  in amdgpu_vce_ring_emit_fence() 1084 	amdgpu_ring_write(ring, seq);  in amdgpu_vce_ring_emit_fence() 1085 	amdgpu_ring_write(ring, VCE_CMD_TRAP);  in amdgpu_vce_ring_emit_fence() 1086 	amdgpu_ring_write(ring, VCE_CMD_END);  in amdgpu_vce_ring_emit_fence() [all …] 
 | 
| D | amdgpu_amdkfd_gfx_v10.c | 331 	amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));  in kgd_hiq_mqd_load() 332 	amdgpu_ring_write(kiq_ring,  in kgd_hiq_mqd_load() 342 	amdgpu_ring_write(kiq_ring,  in kgd_hiq_mqd_load() 344 	amdgpu_ring_write(kiq_ring, m->cp_mqd_base_addr_lo);  in kgd_hiq_mqd_load() 345 	amdgpu_ring_write(kiq_ring, m->cp_mqd_base_addr_hi);  in kgd_hiq_mqd_load() 346 	amdgpu_ring_write(kiq_ring, m->cp_hqd_pq_wptr_poll_addr_lo);  in kgd_hiq_mqd_load() 347 	amdgpu_ring_write(kiq_ring, m->cp_hqd_pq_wptr_poll_addr_hi);  in kgd_hiq_mqd_load()
  |