Home
last modified time | relevance | path

Searched refs:RADEON_NUM_RINGS (Results 1 – 10 of 10) sorted by relevance

/Linux-v5.15/drivers/gpu/drm/radeon/
Dradeon_fence.c469 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_fence_any_seq_signaled()
504 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_fence_wait_seq_timeout()
525 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_fence_wait_seq_timeout()
551 uint64_t seq[RADEON_NUM_RINGS] = {}; in radeon_fence_wait_timeout()
614 uint64_t seq[RADEON_NUM_RINGS]; in radeon_fence_wait_any()
618 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_fence_wait_any()
652 uint64_t seq[RADEON_NUM_RINGS] = {}; in radeon_fence_wait_next()
679 uint64_t seq[RADEON_NUM_RINGS] = {}; in radeon_fence_wait_empty()
812 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_fence_note_sync()
889 for (i = 0; i < RADEON_NUM_RINGS; ++i) in radeon_fence_driver_init_ring()
[all …]
Dradeon_sa.c63 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_sa_bo_manager_init()
230 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_sa_event()
267 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_sa_bo_next_hole()
317 struct radeon_fence *fences[RADEON_NUM_RINGS]; in radeon_sa_bo_new()
318 unsigned tries[RADEON_NUM_RINGS]; in radeon_sa_bo_new()
335 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_sa_bo_new()
352 for (i = 0; i < RADEON_NUM_RINGS; ++i) in radeon_sa_bo_new()
357 for (i = 0; i < RADEON_NUM_RINGS; ++i) in radeon_sa_bo_new()
Dradeon_sync.c48 for (i = 0; i < RADEON_NUM_RINGS; ++i) in radeon_sync_create()
144 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_sync_rings()
Dradeon_device.c1309 for (i = 0; i < RADEON_NUM_RINGS; i++) { in radeon_device_init()
1312 rdev->fence_context = dma_fence_context_alloc(RADEON_NUM_RINGS); in radeon_device_init()
1615 for (i = 0; i < RADEON_NUM_RINGS; i++) { in radeon_suspend_kms()
1775 unsigned ring_sizes[RADEON_NUM_RINGS]; in radeon_gpu_reset()
1776 uint32_t *ring_data[RADEON_NUM_RINGS]; in radeon_gpu_reset()
1798 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_gpu_reset()
1816 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_gpu_reset()
Dradeon_irq_kms.c129 for (i = 0; i < RADEON_NUM_RINGS; i++) in radeon_driver_irq_preinstall_kms()
183 for (i = 0; i < RADEON_NUM_RINGS; i++) in radeon_driver_irq_uninstall_kms()
Dradeon_vm.c181 struct radeon_fence *best[RADEON_NUM_RINGS] = {}; in radeon_vm_grab_id()
1007 for (i = 0; i < RADEON_NUM_RINGS; ++i) in radeon_vm_bo_update()
1181 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_vm_init()
1260 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_vm_fini()
Dradeon_ib.c263 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_ib_ring_tests()
Dradeon.h159 #define RADEON_NUM_RINGS 8 macro
369 uint64_t sync_seq[RADEON_NUM_RINGS];
542 struct list_head flist[RADEON_NUM_RINGS];
611 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
793 atomic_t ring_int[RADEON_NUM_RINGS];
942 struct radeon_vm_id ids[RADEON_NUM_RINGS];
1917 const struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
2408 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
2412 struct radeon_ring ring[RADEON_NUM_RINGS];
Dradeon_test.c530 for (i = 1; i < RADEON_NUM_RINGS; ++i) { in radeon_test_syncing()
Dradeon_pm.c266 for (i = 0; i < RADEON_NUM_RINGS; i++) { in radeon_pm_set_clocks()
1148 for (i = 0; i < RADEON_NUM_RINGS; i++) { in radeon_dpm_change_power_state_locked()
1866 for (i = 0; i < RADEON_NUM_RINGS; ++i) { in radeon_dynpm_idle_work_handler()