Searched refs:Pixel (Results 1 – 25 of 34) sorted by relevance
12
1 Freescale Pixel Pipeline4 The Pixel Pipeline (PXP) is a memory-to-memory graphics processing engine
50 0x6001c800 0x100 /* Pixel prediction block */
90 #define LCCR1_DisWdth(Pixel) (((Pixel) - 1) << FShft (LCCR1_PPL)) argument
25 c) sclk_pixel: Pixel special clock, one of the two possible inputs of48 j) pixel_clko: Pixel clock generated by HDMI-PHY.
14 - pixel-clock-frequency: Pixel clock frequency.
4 Square Pixel for Color Cameras. It is programmable through I2C and 4-wire
5 Pixel data transmitter and receiver drivers61 Pixel rate
15 Pixel Valve (DRM CRTC)
31 Pixel sampling rate in the device's pixel array. This control is
145 - IN: Pixel format for which the frame sizes are enumerated.
131 - IN: Pixel format for which the frame intervals are enumerated.
109 - Graphics content. Pixel data should be passed unfiltered and
396 Pixel format erratum.
55 The Pixel lightbar has a number of built-in sequences
151 tristate "Chromebook Pixel's lightbar support"155 This option exposes the Chromebook Pixel's lightbar to
34 imx-pxp i.MX Pixel Pipeline (PXP)
39 hardware blocks. The VFE has different input interfaces. The PIX (Pixel) input
16 Pixel Array sub-device
20 /* Pixel clock, porches, etc */
33 Pixel clock in picoseconds
124 Pixel values are encoded as indices into a colormap that stores red, green and268 Pixel values are bits_per_pixel wide and are split in non-overlapping red,
1713 #define LCCR1_DisWdth(Pixel) /* Display Width [16..1024 pix.] */ \ argument1714 (((Pixel) - 16)/16 << FShft (LCCR1_PPL))
6 and input selectors in the MMSYS_CONFIG register space. Pixel clock and start
248 tristate "i.MX Pixel Pipeline (PXP)"253 The i.MX Pixel Pipeline is a memory-to-memory engine for scaling,