/Linux-v5.15/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn10/ |
D | rv1_clk_mgr_vbios_smu.c | 43 static const struct IP_BASE MP1_BASE = { { { { 0x00016000, 0, 0, 0, 0 } }, variable 64 (MP1_BASE.instance[0].segment[mm ## reg_name ## _BASE_IDX] + mm ## reg_name)
|
/Linux-v5.15/drivers/gpu/drm/amd/amdgpu/ |
D | cyan_skillfish_reg_init.c | 41 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in cyan_skillfish_reg_base_init()
|
D | vangogh_reg_init.c | 41 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in vangogh_reg_base_init()
|
D | yellow_carp_reg_init.c | 41 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in yellow_carp_reg_base_init()
|
D | navi10_reg_init.c | 40 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in navi10_reg_base_init()
|
D | navi12_reg_init.c | 40 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in navi12_reg_base_init()
|
D | navi14_reg_init.c | 40 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in navi14_reg_base_init()
|
D | dimgrey_cavefish_reg_init.c | 41 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in dimgrey_cavefish_reg_base_init()
|
D | sienna_cichlid_reg_init.c | 41 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in sienna_cichlid_reg_base_init()
|
D | beige_goby_reg_init.c | 41 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in beige_goby_reg_base_init()
|
D | aldebaran_reg_init.c | 40 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in aldebaran_reg_base_init()
|
D | arct_reg_init.c | 40 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in arct_reg_base_init()
|
D | vega10_reg_init.c | 40 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in vega10_reg_base_init()
|
D | vega20_reg_init.c | 40 adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); in vega20_reg_base_init()
|
/Linux-v5.15/drivers/gpu/drm/amd/include/ |
D | cyan_skillfish_ip_offset.h | 93 static const struct IP_BASE MP1_BASE ={ { { { 0x00016000, 0, 0, 0, 0 } }, variable
|
D | navi10_ip_offset.h | 91 static const struct IP_BASE MP1_BASE ={ { { { 0x00016000, 0, 0, 0, 0, 0 } }, variable
|
D | vega20_ip_offset.h | 93 static const struct IP_BASE MP1_BASE ={ { { { 0x00016000, 0, 0, 0, 0, 0 } }, variable
|
D | navi12_ip_offset.h | 123 static const struct IP_BASE MP1_BASE ={ { { { 0x00016000, 0x00E80000, 0x00EC0000, 0x00F00000, 0x024… variable
|
D | navi14_ip_offset.h | 123 static const struct IP_BASE MP1_BASE ={ { { { 0x00016000, 0x00DC0000, 0x00E00000, 0x00E40000, 0x024… variable
|
D | dimgrey_cavefish_ip_offset.h | 116 static const struct IP_BASE MP1_BASE = { { { { 0x00016200, 0x00E80000, 0x00EC0000, 0x00F00000, 0x02… variable
|
D | sienna_cichlid_ip_offset.h | 123 static const struct IP_BASE MP1_BASE = { { { { 0x00016000, 0x00DC0000, 0x00E00000, 0x00E40000, 0x02… variable
|
D | beige_goby_ip_offset.h | 131 static const struct IP_BASE MP1_BASE = { { { { 0x00016000, 0x00DC0000, 0x00E00000, 0x00E40000, 0x02… variable
|
D | renoir_ip_offset.h | 158 static const struct IP_BASE MP1_BASE ={ { { { 0x00016000, 0x02400400, 0x00E80000, 0x00EC0000, 0x00F… variable
|
D | vega10_ip_offset.h | 63 static const struct IP_BASE __maybe_unused MP1_BASE = { { { { 0x00016000, 0, 0, 0, 0 } }, variable
|
D | vangogh_ip_offset.h | 146 static const struct IP_BASE MP1_BASE = { { { { 0x00016000, 0x0243FC00, 0x00DC0000, 0x00E00000, 0x00… variable
|