Searched refs:INTR_STATUS (Results 1 – 10 of 10) sorted by relevance
/Linux-v5.15/drivers/i3c/master/mipi-i3c-hci/ |
D | pio.c | 217 pio_reg_read(INTR_STATUS), pio_reg_read(INTR_SIGNAL_ENABLE)); in hci_pio_cleanup() 252 if (!(pio_reg_read(INTR_STATUS) & STAT_RX_THLD)) in hci_pio_do_rx() 318 if (!(pio_reg_read(INTR_STATUS) & STAT_TX_THLD)) in hci_pio_do_tx() 337 if (!(pio_reg_read(INTR_STATUS) & STAT_TX_THLD)) in hci_pio_do_tx() 479 (pio_reg_read(INTR_STATUS) & STAT_RESP_READY)) { in hci_pio_process_resp() 564 (pio_reg_read(INTR_STATUS) & STAT_CMD_QUEUE_READY)) { in hci_pio_process_cmd() 615 pio_reg_read(INTR_STATUS), pio_reg_read(INTR_SIGNAL_ENABLE)); in hci_pio_queue_xfer() 690 pio_reg_read(INTR_STATUS), pio_reg_read(INTR_SIGNAL_ENABLE)); in hci_pio_dequeue_xfer() 704 if (pio_reg_read(INTR_STATUS) & STAT_RESP_READY) { in hci_pio_err() 737 pio_reg_read(INTR_STATUS), pio_reg_read(INTR_SIGNAL_ENABLE)); in hci_pio_err() [all …]
|
D | core.c | 82 #define INTR_STATUS 0x20 macro 549 val = reg_read(INTR_STATUS); in i3c_hci_irq_handler() 553 reg_write(INTR_STATUS, val); in i3c_hci_irq_handler()
|
D | dma.c | 746 status = rh_reg_read(INTR_STATUS); in hci_dma_irq_handler() 750 rh_reg_write(INTR_STATUS, status); in hci_dma_irq_handler()
|
/Linux-v5.15/drivers/gpu/drm/msm/disp/dpu1/ |
D | dpu_hwio.h | 15 #define INTR_STATUS 0x014 macro
|
D | dpu_hw_interrupts.c | 53 MDP_SSPP_TOP0_OFF+INTR_STATUS
|
/Linux-v5.15/drivers/i3c/master/ |
D | dw-i3c-master.c | 98 #define INTR_STATUS 0x3c macro 624 writel(INTR_ALL, master->regs + INTR_STATUS); in dw_i3c_master_bus_init() 1080 status = readl(master->regs + INTR_STATUS); in dw_i3c_master_irq_handler() 1083 writel(INTR_ALL, master->regs + INTR_STATUS); in dw_i3c_master_irq_handler() 1090 writel(INTR_TRANSFER_ERR_STAT, master->regs + INTR_STATUS); in dw_i3c_master_irq_handler() 1142 writel(INTR_ALL, master->regs + INTR_STATUS); in dw_i3c_probe()
|
/Linux-v5.15/drivers/staging/media/tegra-vde/ |
D | vde.c | 33 #define INTR_STATUS 0x18 macro 147 err = readl_relaxed_poll_timeout(vde->bsev + INTR_STATUS, value, in tegra_vde_wait_bsev() 154 err = readl_relaxed_poll_timeout(vde->bsev + INTR_STATUS, value, in tegra_vde_wait_bsev() 164 err = readl_relaxed_poll_timeout(vde->bsev + INTR_STATUS, value, in tegra_vde_wait_bsev() 330 tegra_vde_writel(vde, 0x0003FC00, vde->bsev, INTR_STATUS); in tegra_vde_setup_hw_context()
|
/Linux-v5.15/drivers/mtd/nand/raw/ |
D | denali.h | 208 #define INTR_STATUS(bank) (0x410 + (bank) * 0x50) macro
|
D | cadence-nand-controller.c | 65 #define INTR_STATUS 0x0110 macro 726 writel_relaxed(irq_status->status, cdns_ctrl->reg + INTR_STATUS); in cadence_nand_clear_interrupt() 737 irq_status->status = readl_relaxed(cdns_ctrl->reg + INTR_STATUS); in cadence_nand_read_int_status() 1181 writel_relaxed(0xFFFFFFFF, cdns_ctrl->reg + INTR_STATUS); in cadence_nand_hw_init()
|
D | denali.c | 111 iowrite32(irq_status, denali->reg + INTR_STATUS(bank)); in denali_clear_irq() 132 irq_status = ioread32(denali->reg + INTR_STATUS(i)); in denali_isr()
|