Home
last modified time | relevance | path

Searched refs:GEN8_L3SQCREG4 (Results 1 – 7 of 7) sorted by relevance

/Linux-v5.15/drivers/gpu/drm/i915/gt/
Dintel_workarounds.c1379 whitelist_reg(w, GEN8_L3SQCREG4); in skl_whitelist_build()
1400 whitelist_reg(w, GEN8_L3SQCREG4); in kbl_whitelist_build()
1730 GEN8_L3SQCREG4, in rcs_engine_wa_init()
1823 GEN8_L3SQCREG4, in rcs_engine_wa_init()
1829 wa_write_clr_set(wal, GEN8_L3SQCREG4, in rcs_engine_wa_init()
Dintel_lrc.c1287 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4); in gen8_emit_flush_coherentl3_wa()
1293 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4); in gen8_emit_flush_coherentl3_wa()
1302 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4); in gen8_emit_flush_coherentl3_wa()
Dselftest_workarounds.c993 { GEN8_L3SQCREG4, 9 }, in pardon_reg()
/Linux-v5.15/drivers/gpu/drm/i915/gvt/
Dmmio_context.c107 {RCS0, GEN8_L3SQCREG4, 0, false}, /* 0xb118 */
Dhandlers.c741 GEN8_L3SQCREG4,//_MMIO(0xb118)
3148 MMIO_DFH(GEN8_L3SQCREG4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL); in init_bdw_mmio_info()
Dcmd_parser.c919 if (offset == i915_mmio_reg_offset(GEN8_L3SQCREG4) || in cmd_reg_handler()
/Linux-v5.15/drivers/gpu/drm/i915/
Di915_reg.h8396 #define GEN8_L3SQCREG4 _MMIO(0xb118) macro