Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL12_DIV4 (Results 1 – 12 of 12) sorted by relevance

/Linux-v5.15/sound/soc/mediatek/mt8183/
Dmt8183-afe-clk.c48 CLK_TOP_APLL12_DIV4, enumerator
87 [CLK_TOP_APLL12_DIV4] = "top_apll12_div4",
530 .div_clk_id = CLK_TOP_APLL12_DIV4,
/Linux-v5.15/include/dt-bindings/clock/
Dmt8516-clk.h155 #define CLK_TOP_APLL12_DIV4 123 macro
Dmt8183-clk.h162 #define CLK_TOP_APLL12_DIV4 126 macro
Dmt6779-clk.h142 #define CLK_TOP_APLL12_DIV4 132 macro
Dmt8192-clk.h158 #define CLK_TOP_APLL12_DIV4 146 macro
/Linux-v5.15/sound/soc/mediatek/mt8192/
Dmt8192-afe-clk.h210 CLK_TOP_APLL12_DIV4, enumerator
Dmt8192-afe-clk.c53 [CLK_TOP_APLL12_DIV4] = "top_apll12_div4",
478 .div_clk_id = CLK_TOP_APLL12_DIV4,
/Linux-v5.15/drivers/clk/mediatek/
Dclk-mt8516.c670 GATE_TOP5(CLK_TOP_APLL12_DIV4, "apll12_div4", "apll12_ck_div4", 4),
Dclk-mt8167.c916 GATE_TOP5(CLK_TOP_APLL12_DIV4, "apll12_div4", "apll12_ck_div4", 4),
Dclk-mt6779.c835 DIV_GATE(CLK_TOP_APLL12_DIV4, "apll12_div4", "i2s4_m_ck_sel",
Dclk-mt8183.c744 DIV_GATE(CLK_TOP_APLL12_DIV4, "apll12_div4", "apll_i2s4_sel",
Dclk-mt8192.c865 DIV_GATE(CLK_TOP_APLL12_DIV4, "apll12_div4", "apll_i2s4_m_sel", 0x320, 4, 0x334, 8, 0),