Home
last modified time | relevance | path

Searched refs:pll_mode (Results 1 – 14 of 14) sorted by relevance

/Linux-v5.10/drivers/ptp/
Dptp_clockmatrix.h61 enum pll_mode { enum
120 enum pll_mode pll_mode; member
Dptp_idt82p33.h59 enum pll_mode { enum
121 enum pll_mode pll_mode; member
Dptp_clockmatrix.c1213 enum pll_mode pll_mode) in idtcm_set_pll_mode() argument
1226 dpll_mode |= (pll_mode << PLL_MODE_SHIFT); in idtcm_set_pll_mode()
1228 channel->pll_mode = pll_mode; in idtcm_set_pll_mode()
1257 if (channel->pll_mode != PLL_MODE_WRITE_PHASE) { in _idtcm_adjphase()
1307 if (channel->pll_mode != PLL_MODE_WRITE_FREQUENCY) { in _idtcm_adjfine()
Dptp_idt82p33.c160 enum pll_mode mode) in idt82p33_dpll_set_mode()
166 if (channel->pll_mode == mode) in idt82p33_dpll_set_mode()
183 channel->pll_mode = dpll_mode; in idt82p33_dpll_set_mode()
/Linux-v5.10/drivers/clk/axis/
Dclk-artpec6.c42 u32 pll_mode, pll_m, pll_n; in of_artpec6_clkctrl_setup() local
65 pll_mode = (readl(clkdata->syscon_base) >> 6) & 3; in of_artpec6_clkctrl_setup()
66 switch (pll_mode) { in of_artpec6_clkctrl_setup()
/Linux-v5.10/drivers/clk/zynqmp/
Dpll.c31 enum pll_mode { enum
46 static inline enum pll_mode zynqmp_pll_get_mode(struct clk_hw *hw) in zynqmp_pll_get_mode()
/Linux-v5.10/drivers/clk/pistachio/
Dclk-pll.c66 enum pll_mode { enum
105 static inline enum pll_mode pll_frac_get_mode(struct clk_hw *hw) in pll_frac_get_mode()
114 static inline void pll_frac_set_mode(struct clk_hw *hw, enum pll_mode mode) in pll_frac_set_mode()
/Linux-v5.10/drivers/net/wireless/rsi/
Drsi_main.h223 u8 pll_mode; member
Drsi_91x_mgmt.c291 common->w9116_features.pll_mode = 0x0; in rsi_set_default_parameters()
1699 w9116_features->pll_mode = common->w9116_features.pll_mode; in rsi_send_w9116_features()
Drsi_mgmt.h673 u8 pll_mode; member
/Linux-v5.10/sound/soc/codecs/
Dcs42l42.c582 u8 pll_mode; member
750 pll_ratio_table[i].pll_mode in cs42l42_pll_config()
Dcs43130.c184 u8 pll_mode; member
277 pll_entry->pll_mode << CS43130_PLL_MODE_SHIFT); in cs43130_pll_config()
/Linux-v5.10/drivers/video/fbdev/
Dw100fb.h680 u32 pll_mode : 1; member
Dw100fb.c1247 w100_pwr_state.pll_cntl.f.pll_mode = 0x0; /* uses VCO clock */ in w100_pwm_setup()