Home
last modified time | relevance | path

Searched refs:mmDSCL2_SCL_COEF_RAM_TAP_DATA_BASE_IDX (Results 1 – 4 of 4) sorted by relevance

/Linux-v5.10/drivers/gpu/drm/amd/include/asic_reg/dcn/
Ddcn_2_1_0_offset.h4513 #define mmDSCL2_SCL_COEF_RAM_TAP_DATA_BASE_IDX macro
Ddcn_1_0_offset.h4464 #define mmDSCL2_SCL_COEF_RAM_TAP_DATA_BASE_IDX macro
Ddcn_2_0_0_offset.h5451 #define mmDSCL2_SCL_COEF_RAM_TAP_DATA_BASE_IDX macro
Ddcn_3_0_0_offset.h5325 #define mmDSCL2_SCL_COEF_RAM_TAP_DATA_BASE_IDX macro