/Linux-v5.10/drivers/gpu/drm/amd/pm/inc/ |
D | polaris10_pwrvirus.h | 1505 { 0x54116f00, mmCP_MQD_BASE_ADDR }, 1515 { 0x54117300, mmCP_MQD_BASE_ADDR }, 1525 { 0x54117700, mmCP_MQD_BASE_ADDR }, 1535 { 0x54117b00, mmCP_MQD_BASE_ADDR },
|
/Linux-v5.10/drivers/gpu/drm/amd/amdgpu/ |
D | amdgpu_amdkfd_gfx_v8.c | 201 for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_HQD_EOP_CONTROL; reg++) in kgd_hqd_load() 202 WREG32(reg, mqd_hqd[reg - mmCP_MQD_BASE_ADDR]); in kgd_hqd_load() 216 WREG32(reg, mqd_hqd[reg - mmCP_MQD_BASE_ADDR]); in kgd_hqd_load() 268 for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_HQD_EOP_DONES; reg++) in kgd_hqd_dump()
|
D | amdgpu_amdkfd_gfx_v7.c | 228 for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_MQD_CONTROL; reg++) in kgd_hqd_load() 229 WREG32(reg, mqd_hqd[reg - mmCP_MQD_BASE_ADDR]); in kgd_hqd_load() 281 for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_MQD_CONTROL; reg++) in kgd_hqd_dump()
|
D | amdgpu_amdkfd_gfx_v10.c | 239 hqd_base = SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR); in kgd_hqd_load() 378 for (reg = SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR); in kgd_hqd_dump()
|
D | amdgpu_amdkfd_gfx_v9.c | 250 hqd_base = SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR); in kgd_gfx_v9_hqd_load() 387 for (reg = SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR); in kgd_gfx_v9_hqd_dump()
|
D | amdgpu_amdkfd_gfx_v10_3.c | 224 hqd_base = SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR); in hqd_load_v10_3() 363 for (reg = SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR); in hqd_dump_v10_3()
|
D | mes_v10_1.c | 745 WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo); in mes_v10_1_queue_init_register()
|
D | gfx_v7_0.c | 3056 WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]); in gfx_v7_0_mqd_commit() 3059 for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++) in gfx_v7_0_mqd_commit() 3060 WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]); in gfx_v7_0_mqd_commit()
|
D | gfx_v8_0.c | 4605 WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]); in gfx_v8_0_mqd_commit() 4619 WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]); in gfx_v8_0_mqd_commit() 4622 for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++) in gfx_v8_0_mqd_commit() 4623 WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]); in gfx_v8_0_mqd_commit()
|
D | gfx_v10_0.c | 6217 WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr); in gfx_v10_0_gfx_queue_init_register() 6554 WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR, in gfx_v10_0_kiq_init_register()
|
D | gfx_v9_0.c | 3584 WREG32_SOC15_RLC(GC, 0, mmCP_MQD_BASE_ADDR, in gfx_v9_0_kiq_init_register()
|
/Linux-v5.10/drivers/gpu/drm/amd/include/asic_reg/gca/ |
D | gfx_7_0_d.h | 567 #define mmCP_MQD_BASE_ADDR 0x3245 macro
|
D | gfx_7_2_d.h | 580 #define mmCP_MQD_BASE_ADDR 0x3245 macro
|
D | gfx_8_0_d.h | 630 #define mmCP_MQD_BASE_ADDR 0x3245 macro
|
D | gfx_8_1_d.h | 630 #define mmCP_MQD_BASE_ADDR 0x3245 macro
|
/Linux-v5.10/drivers/gpu/drm/amd/include/asic_reg/gc/ |
D | gc_9_0_offset.h | 2819 #define mmCP_MQD_BASE_ADDR … macro
|
D | gc_9_1_offset.h | 3047 #define mmCP_MQD_BASE_ADDR … macro
|
D | gc_9_2_1_offset.h | 3003 #define mmCP_MQD_BASE_ADDR … macro
|
D | gc_10_1_0_offset.h | 5283 #define mmCP_MQD_BASE_ADDR … macro
|
D | gc_10_3_0_offset.h | 4916 #define mmCP_MQD_BASE_ADDR … macro
|